VTT_
D
D
R
INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
VTT_
D
D
R
+
V
2_5
DDRCV
O
L
_
B
DDRCV
O
H
_
B
B
A
0_B
B
A
1_B
C
AS_
N
_
B
C
B
0_B
C
B
1_B
C
B
2_B
C
B
3_B
C
B
4_B
C
B
5_B
C
B
6_B
C
B
7_B
C
KE_
B
CM
DCL
K
0
_
B
CM
DCL
K
0
_
N
_
B
CM
DCL
K
1
_
B
CM
DCL
K
1
_
N
_
B
CM
DCL
K
2
_
B
CM
DCL
K
2
_
N
_
B
CM
DCL
K
3
_
B
CM
DCL
K
3
_
N
_
B
C
S
0_N
_B
C
S
1_N
_B
C
S
2_N
_B
C
S
3_N
_B
C
S
4_N
_B
C
S
5_N
_B
C
S
6_N
_B
C
S
7_N
_B
D
Q
10_B
D
Q
11_B
D
Q
12_B
D
Q
13_B
D
Q
14_B
D
Q
15_B
D
Q
16_B
D
Q
17_B
D
Q
18_B
D
Q
19_B
D
Q
20_B
D
Q
21_B
D
Q
22_B
D
Q
23_B
D
Q
24_B
D
Q
25_B
D
Q
27_B
D
Q
28_B
D
Q
29_B
D
Q
3_B
D
Q
30_B
D
Q
31_B
D
Q
32_B
D
Q
33_B
D
Q
34_B
D
Q
35_B
D
Q
36_B
D
Q
37_B
D
Q
38_B
D
Q
39_B
D
Q
4_B
D
Q
40_B
D
Q
41_B
D
Q
42_B
D
Q
43_B
D
Q
44_B
D
Q
45_B
D
Q
46_B
D
Q
47_B
D
Q
48_B
D
Q
49_B
D
Q
5_B
D
Q
50_B
D
Q
51_B
D
Q
52_B
D
Q
53_B
D
Q
54_B
D
Q
55_B
D
Q
56_B
D
Q
57_B
D
Q
58_B
D
Q
59_B
D
Q
6_B
D
Q
60_B
D
Q
61_B
D
Q
62_B
D
Q
63_B
D
Q
7_B
D
Q
8_B
D
Q
9_B
D
Q
S
0_B
D
Q
S
1_B
D
Q
S
10_B
D
Q
S
11_B
D
Q
S
12_B
D
Q
S
13_B
D
Q
S
14_B
D
Q
S
15_B
D
Q
S
16_B
D
Q
S
17_B
D
Q
S
2_B
D
Q
S
3_B
D
Q
S
4_B
D
Q
S
5_B
D
Q
S
6_B
D
Q
S
7_B
D
Q
S
8_B
D
Q
S
9_B
M
A
0_B
M
A
1_B
M
A
10_B
M
A
11_B
M
A
12_B
M
A
2_B
M
A
3_B
M
A
4_B
M
A
5_B
M
A
6_B
M
A
7_B
M
A
8_B
M
A
9_B
DDRV
RE
F
0
_
B
DDRV
RE
F
1
_
B
DDRV
RE
F
2
_
B
DDRV
RE
F
3
_
B
DDRV
RE
F
4
_
B
DDRV
RE
F
5
_
B
R
AS_
N
_
B
RCV
E
N
_
IN_
B
RCV
E
N
_
O
UT
_
B
W
E
_N
_B
DDRCO
M
P
_
B
D
Q
0_B
D
Q
1_B
D
Q
2_B
R
ESER
VED
D
Q
26_B
Address Bus
Check Bits
Check Bits
Low Nibble
High Nibble
Low Nibble
High Nibble
Low Nibble
High Nibble
High Nibble
Low Nibble
High Nibble
Low Nibble
High Nibble
Low Nibble
High Nibble
Low Nibble
High Nibble
Low Nibble
High Nibble
Low Nibble
Chip Select
Command Clock
Voltage Ref
MCH DDR B
Data Group 0
Data Group 0
Data Group 1
Data Group 1
Data Group 2
Data Group 2
Data Group 3
Data Group 3
Data Group 4
Data Group 4
Data Group 5
Data Group 5
Data Group 6
Data Group 6
Data Group 7
Data Group 7
VTT_
D
D
R
VTT_
D
D
R
R
C
V
_E
N
l
oop s
houl
d be 15 i
n
c
hes
t
o
ta
l rout
e
MCH DDR Channel B
DDRB
_
RCV
_
E
N
DDRB
_
C
K
E
0
22-26
R120
6.81
C1148
0.1UF
0.1UF
C1147
C1146
0.1UF
0.
1U
F
C
783
C
781
0.
1U
F
6.
98K
1%
R
527
6.
98K
1%
R
526
24
DDRB
_
C
M
DCL
K
2
24
DDRB
_
C
M
DCL
K
2
_
N
23
DDRB
_
C
M
DCL
K
1
23
DDRB
_
C
M
DCL
K
1
_
N
22
DDRB
_
C
M
DCL
K
0
22
DDRB
_
C
M
DCL
K
0
_
N
25
DDRB
_
C
M
DCL
K
3
VREF_DDR_MCH
12,62
0.
01U
F
C
782
C
784
0.
01U
F
DDRB
_
R
A
S
_
N_
R
20,
22-25
DDRB
_
C
A
S
_
N_
R
22-26
DDRB
_
W
E
_
N_
R
22-26
DDRB
_
M
A
0
_
R
22-26
DDRB
_
M
A
12_R
22-26
DDRB
_
M
A
11_R
22-26
DDRB
_
M
A
10_R
20,
22-25
DDRB
_
M
A
9
_
R
22-26
DDRB
_
M
A
8
_
R
22-26
DDRB
_
M
A
7
_
R
22-26
DDRB
_
M
A
6
_
R
22-26
DDRB
_
M
A
5
_
R
22-26
DDRB
_
M
A
4
_
R
22-26
DDRB
_
M
A
3
_
R
22-26
DDRB
_
M
A
2
_
R
22-26
DDRB
_
M
A
1
_
R
22-26
DDRB
_
C
S
0
_
N
_
R
22,
26
DDRB
_
C
S
1
_
N
_
R
22,
26
DDRB
_
C
S
2
_
N
_
R
23,
26
DDRB
_
C
S
3
_
N
_
R
23,
26
DDRB
_
C
S
4
_
N
_
R
24,
26
DDRB
_
C
S
5
_
N
_
R
24,
26
DDRB
_
C
S
6
_
N
_
R
20,
25
DDRB
_
C
S
7
_
N
_
R
20,
25
21
DDRB
_
D
Q
2
8
21
DDRB
_
D
Q
2
5
21
DDRB
_
D
Q
2
4
21
DDRB
_
D
Q
2
3
21
DDRB
_
D
Q
2
1
21
DDRB
_
D
Q
2
0
DDRB
_
D
Q
S
1
1
21
21
DDRB
_
D
Q
1
7
21
DDRB
_
D
Q
1
5
21
DDRB
_
D
Q
1
3
DDRB
_
D
Q
S
1
0
21
21
DDRB
_
D
Q
9
21
DDRB
_
D
Q
8
21
DDRB
_
D
Q
7
21
DDRB
_
D
Q
5
21
DDRB
_
D
Q
4
DDRB
_
D
Q
S
9
21
21
DDRB
_
D
Q
2
21
DDRB
_
D
Q
1
DDRB
_
C
B
5
21
DDRB
_
C
B
2
21
DDRB
_
D
Q
6
2
21
DDRB
_
D
Q
5
8
21
DDRB
_
D
Q
5
4
21
DDRB
_
D
Q
5
0
21
DDRB
_
D
Q
4
4
21
DDRB
_
D
Q
4
2
21
DDRB
_
D
Q
3
8
21
DDRB
_
D
Q
3
4
21
DDRB
_
D
Q
3
0
21
DDRB
_
D
Q
2
6
21
DDRB
_
D
Q
2
2
21
DDRB
_
D
Q
1
8
21
DDRB
_
D
Q
1
4
21
DDRB
_
D
Q
1
0
21
DDRB
_
D
Q
6
21
DDRB
_
D
Q
0
21
DDRB
_
DRCO
M
P
V2
9
W3
2
K2
6
H2
7
H2
8
V2
8
U2
5
Y3
1
AA3
3
U2
8
U2
7
AA3
1
AA3
2
M3
2
J2
9
J2
8
L28
M2
8
J2
6
K2
5
K2
7
L27
AH
2
9
AK3
2
AF
3
0
AF
2
7
AE3
1
AE2
6
AD
2
8
Y2
7
P2
7
P2
5
J3
1
L31
P2
6
P2
8
T2
9
T3
0
U3
0
T2
6
R3
2
T2
7
V3
3
V3
1
P3
0
P3
3
T3
2
N3
2
P3
1
N2
5
R2
8
T2
5
W2
7
AE3
3
AF
3
1
W2
5
AA2
8
AD
3
2
AG
3
3
W2
6
N2
7
AA2
9
AB3
3
V2
6
AD
3
1
Y2
8
AB3
2
AB2
9
V2
5
Y2
5
AB2
7
G32
AH
3
2
AH
3
1
AC
2
8
AA2
6
AG
3
0
AH
3
3
AJ
3
0
AG
2
9
AB2
5
AA2
5
M2
9
A
L32
AJ
3
1
AC
2
7
AB2
6
N2
6
J3
3
K3
2
L30
M3
1
N2
9
U3
1
R3
1
AC
3
0
AB3
0
AD
2
7
AF
2
8
Y3
0
U3
3
R2
9
AE3
2
AC
3
1
AE2
8
AE2
7
W2
9
H3
1
M2
6
K2
9
L25
C3
1
C3
2
H3
0
G30
F3
2
G29
F3
1
E3
3
E3
1
F2
9
AC
2
5
AG
3
2
U2
6
N3
3
M2
5
E3
0
V3
2
N3
0
R2
5
D3
2
W3
0
F3
3
K3
0
J3
2
K3
3
R2
6
U6
6
DDRCV
O
H
_
B
DDRCV
O
L
_
B
R
525
13K
22-26
DDRB
_
B
A
0
_
R
22-26
DDRB
_
B
A
1
_
R
DDRB
_
D
Q
S
0
21
DDRB
_
D
Q
S
1
21
DDRB
_
D
Q
S
2
21
DDRB
_
D
Q
S
3
21
DDRB
_
D
Q
S
1
2
21
DDRB
_
D
Q
S
4
21
DDRB
_
D
Q
S
1
3
21
DDRB
_
D
Q
S
5
21
DDRB
_
D
Q
S
1
4
21
DDRB
_
D
Q
S
6
21
DDRB
_
D
Q
S
1
5
21
DDRB
_
D
Q
S
7
21
DDRB
_
D
Q
S
1
6
21
13K
R
528
R
843
47
21
DDRB
_
C
B
7
21
DDRB
_
C
B
6
21
DDRB
_
C
B
1
21
DDRB
_
C
B
0
21
DDRB
_
C
B
3
21
DDRB
_
D
Q
6
0
21
DDRB
_
D
Q
6
1
21
DDRB
_
D
Q
6
3
21
DDRB
_
D
Q
5
7
21
DDRB
_
D
Q
5
6
21
DDRB
_
D
Q
5
9
21
DDRB
_
D
Q
5
2
21
DDRB
_
D
Q
5
3
21
DDRB
_
D
Q
5
5
21
DDRB
_
D
Q
5
1
21
DDRB
_
D
Q
4
8
21
DDRB
_
D
Q
4
9
21
DDRB
_
D
Q
4
7
21
DDRB
_
D
Q
4
6
21
DDRB
_
D
Q
4
5
21
DDRB
_
D
Q
4
3
21
DDRB
_
D
Q
4
0
21
DDRB
_
D
Q
4
1
21
DDRB
_
D
Q
3
9
21
DDRB
_
D
Q
3
6
21
DDRB
_
D
Q
3
7
21
DDRB
_
D
Q
3
5
21
DDRB
_
D
Q
3
2
21
DDRB
_
D
Q
3
3
21
DDRB
_
D
Q
3
1
21
DDRB
_
D
Q
2
9
21
DDRB
_
D
Q
2
7
21
DDRB
_
D
Q
1
9
21
DDRB
_
D
Q
1
6
21
DDRB
_
D
Q
1
2
21
DDRB
_
D
Q
1
1
21
DDRB
_
D
Q
3
21
DDRB
_
C
B
4
DDRB
_
D
Q
S
1
7
21
DDRB
_
D
Q
S
8
21
25
DDRB
_
C
M
DCL
K
3
_
N
0.
1U
F
C
1673
C
1672
0.
01U
F
0.
01U
F
C
1671
C
1670
0.
1U
F
13
Содержание Xeon
Страница 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Страница 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Страница 34: ...Platform Stack Up and Component Placement Overview 34 Design Guide This page is intentionally left blank ...
Страница 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Страница 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Страница 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Страница 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Страница 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Страница 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Страница 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Страница 222: ...Schematics 222 Design Guide This page is intentionally left blank ...