Design Guide
133
I/O Controller Hub
9.6.7
SUSCLK
SUSCLK is a square waveform signal output from the RTC oscillation circuit. Depending on the
quality of the oscillation signal on RTCX1 (largest voltage swing), SUSCLK duty cycle can be
between 30% and 70%.
If the SUSCLK duty cycle is beyond the 30%–70% range, there is a poor oscillation signal on
RTCX1 and RTCX2.
SUSCLK can be probed directly using a normal probe (50
Ω
input impedance probe), and it is an
appropriate signal to check the RTC frequency to determine the accuracy of the ICH3-S RTC
clock.
9.6.8
RTC-Well Input Strap Requirements
All RTC-well inputs (RSMRST#, RTCRST#, INTRUDER#) must be either pulled up to VCCRTC
or pulled down to ground while in the G3 state. RTCRST#, when configured as shown in
, meets this requirement. RSMRST# should have a weak external pull-down to ground,
and INTRUDER# should have a weak external pull-up to VCCRTC. This will prevent these nodes
from floating in G3, and correspondingly will prevent ICCRTC leakage that can cause excessive
coin-cell drain. The PWROK input signal should also be configured with an external weak
pull-down.
9.7
Internal LAN Layout Guidelines
The ICH3-S provides various options for integrated LAN capability. The platform supports several
components depending on the target market. The guidelines use the term 82562ET to refer to both
the 82562ET, and the 82562EM. The 82562EM is specified in those cases where a difference
exists.
Design guidelines are provided for each required interface and connection. Refer to
and
for the corresponding section of the design guide.
Platform LAN Connect
Component
Connection
Features
82562EM
Advanced 10/100 Ethernet
Alert on LAN* & Ethernet 10/100 Connection
82562ET
10/100 Ethernet
Ethernet 10/100 Connection
Содержание Xeon
Страница 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Страница 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Страница 34: ...Platform Stack Up and Component Placement Overview 34 Design Guide This page is intentionally left blank ...
Страница 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Страница 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Страница 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Страница 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Страница 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Страница 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Страница 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Страница 222: ...Schematics 222 Design Guide This page is intentionally left blank ...