Schematic Checklist
208
Design Guide
Hot Plug – Disabled
HPxSLOT[2:0]
•
If disabling hot plug mode, connect these
signals to ground through an 8.2 k
Ω
± 5%
resistor.
•
HPxSLOT[2:0] signals should
be strapped to zero to disable
hot plug mode.
HPx_SID
•
Connect to ground through an 8.2 k
Ω
± 5%
resistor.
•
Unused inputs should not float.
HPx_SIC
HPx_SIL#
HPx_SOR#
HPx_SORR#
HPx_SOC
HPx_SOL
HPx_SOLR
HPx_SOD
•
If disabling hot plug mode, these signals can
be left as no connect.
PCIXCAP
•
This signal does not need a pull-up or a pull-
down resistor when hot plug is disabled.
SMBus Interface
SDTA
SCLK
•
Use an 8.2 k
Ω
± 5%
pull-up resistor to
VCC_3.3.
Power
VCC
•
Connect to 1.8 V power supply.
•
Decoupling:
– 8 X 0.1 µF capacitors near the P64H2.
– 2 X 4.0 µF capacitors near regulator.
•
1.8 V Core Voltage.
VCC1.8
•
Connect to 1.8 V Power Supply.
•
Decoupling:
– 2 X 1.0 µF capacitors near the P64H2.
– 1 X 100.0 µF capacitors near regulator.
•
1.8 V Hub Interface Voltage.
VCC3.3
•
Connect to 3.3 V Power Supply.
•
Decoupling;
– 20 0.1 µF capacitors near the P64H2.
– 6 X 1.0 µF capacitors near the P64H2.
– 2 X 4.0 µF capacitors near regulator.
– 1 X 100.0 µF capacitors near regulator.
•
3.3 V.
VCC5REF
•
Connect to 5 V Power Supply.
•
5 V.
Miscellaneous Signals
TP0
•
8.2 k
Ω
± 5%
pull-up resistor to VCC3.3.
RSTIN#
•
Connect to the PCIRST# output of the
ICH3-S.
•
Reset In. When asserted, this
signal asynchronously resets
the P64H2 logic and asserts
PCIRST# active output from
each PCI interface.
TEST#
•
8.2 k
Ω
± 5%
pull-up resistor to VCC3.3.
•
Intel Test Mode.
RASERR#
•
8.2 k
Ω
± 5%
pull-up resistor to VCC3.3.
NOTE:
1. x = A or B
Table 13-4. Intel
®
P64H2 Schematic Checklist (Sheet 5 of 5)
Checklist Items
Recommendations
Comments
Содержание Xeon
Страница 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Страница 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Страница 34: ...Platform Stack Up and Component Placement Overview 34 Design Guide This page is intentionally left blank ...
Страница 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Страница 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Страница 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Страница 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Страница 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Страница 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Страница 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Страница 222: ...Schematics 222 Design Guide This page is intentionally left blank ...