INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
+
V
3_3
9
3
C
6
6
_
3
_
3
V
_
SEEPR
O
M
CS
SK
DI
DO
VC
C
DC
OR
G
GN
D
R
SVD
5
R
SVD
6
R
SVD
8
T
EST
2
R
SVD
4
SEED
I
MD
0
SEED
O
MD
1
SEEC
K
MD
2
MD
3
MD
4
MD
5
MD
6
MD
7
MA
0
MA
1
MA
2
MA
3
MA
4
MA
6
MA
7
MA
8
MA
9
MA
1
0
MA
1
1
MA
1
2
MA
1
3
MA
1
4
MA
1
5
MA
1
6
MA
1
7
MA
1
8
B
RDO
E
B
RDWE
RO
M
C
S
MW
E
SEEC
S
RO
M
O
E
C
BE0
C
BE1
C
BE2
C
BE3
C
BE4
C
BE5
C
BE6
C
BE7
SER
R
PER
R
ST
O
P
T
RDY
D
EVSEL
PAR
IRDY
FR
A
M
E
PAR
6
4
RE
Q
6
4
AC
K6
4
TD
O
PR
EQ
INT
B
INT
A
R
SVD
3
T
EST
1
0
R
SVD
2
R
SVD
1
AD
0
AD
1
AD
2
AD
3
AD
4
AD
5
AD
6
AD
7
AD
9
AD
1
0
AD
1
1
AD
1
2
AD
1
3
AD
1
4
AD
1
5
AD
1
6
AD
1
7
AD
1
8
AD
1
9
AD
2
1
AD
2
2
AD
2
3
AD
2
4
AD
2
5
AD
2
6
AD
2
7
AD
2
8
AD
2
9
AD
3
0
AD
3
1
AD
3
2
AD
3
3
AD
3
4
AD
3
5
AD
3
8
AD
3
9
AD
4
0
AD
4
1
AD
4
2
AD
4
3
AD
4
4
AD
4
5
AD
4
6
AD
4
7
AD
4
8
AD
4
9
AD
5
0
AD
5
1
AD
5
2
AD
5
3
AD
5
4
AD
5
5
AD
5
6
AD
5
7
AD
5
8
AD
6
0
AD
6
1
AD
6
2
AD
6
3
TD
I
TMS
TC
K
ID
SEL
GN
T
TR
S
T
PC
L
K
AD
5
9
AD
3
7
AD
3
6
AD
2
0
MA
5
AD
8
R
SVD
7
PC
I and Memor
y
I
/F
Adaptec* AIC-7902
3.
3 V
o
lt P
a
rt O
N
LY
SCSI Controller
up-to-date information regarding implementation of this subsystem
See Adaptec* AIC-7902 Design-In Handbook for
P
64H
2_2_P
A
_
C
B
E
2_N
31
AB2
5
AB2
6
AA2
4
Y4
W4
AC
2
3
W2
4
AC
2
4
W2
5
AC
2
5
W2
6
Y2
3
Y2
4
Y2
5
Y2
6
AA2
3
W2
3
V2
5
V2
4
V2
3
U2
6
U2
4
U2
3
R2
3
P2
6
P2
3
P2
5
T2
6
R2
4
R2
5
T2
5
T2
4
N2
5
N2
4
AB2
3
AB2
4
N2
3
T2
3
AC
2
6
P2
4
AD
1
2
AE9
AC
7
AD
4
AE1
6
AD
1
6
AC
1
6
AE1
5
AC
9
AF
8
AE8
AC
8
AD
8
AD
9
AE7
AD
7
AF
1
6
AD
1
5
AC
1
5
R4
AF
1
AB2
AB3
V4
U3
R2
P2
AE1
4
AD
1
4
AC
1
4
AF
1
3
AE1
3
AD
1
3
AC
1
3
AE1
2
AF
1
1
AE1
1
AD
1
1
AC
1
1
AE1
0
AD
1
0
AC
1
0
AE6
AD
6
AC
6
AF
5
AD
5
AC
5
AF
4
AC
4
AF
3
AE3
AD
3
AC
3
AE2
AD
2
AC
2
AD
2
5
AD
2
6
AE2
5
AE2
6
AE2
4
AF
2
4
AD
2
4
AF
2
3
AE2
3
AD
2
3
AE2
2
AD
2
2
AC
2
2
AE2
1
AD
2
1
AC
2
1
AF
2
0
AE2
0
AD
2
0
AC
2
0
AE1
9
AD
1
9
AC
1
9
AE1
8
AD
1
8
AF
1
7
AE1
7
AD
1
7
AC
1
7
P4
U4
T4
AE4
AE1
R3
T1
AC
1
8
AF
2
6
AF
2
5
AE5
U2
5
AC
1
2
AA2
5
U7
8
1
2
3
4
8
7
6
5
U6
4
P
64H
2_2_P
A
_
A
D
17
31,
72
R677
1K
NOPOP
R
678
2.
7K
R
676
0
R
675
0
R
674
0
R
673
0
R
679
100
P
64H
2_2_P
A
_
R
E
Q0_N
31,
36
P
64H
2_2_P
A
_
GN
T
0_N
31
P
64H
2_2_P
A
_
C
B
E
3_N
31
P
64H
2_2_P
A
_
C
B
E
4_N
31,
36
P
64H
2_2_P
A
_
C
B
E
7_N
31,
36
P
64H
2_2_P
A
_
C
B
E
1_N
31
P
64H
2_2_P
A
_
IR
Q1
31,
36
P
64H
2_2_P
A
_
IR
Q0
31,
36
P
64H
2_2_P
A
_
C
B
E
0_N
31
P
64H
2_2_P
A
_
C
B
E
5_N
31,
36
P
64H
2_2_P
A
_
C
B
E
6_N
31,
36
P
64H
2_2_P
A
_
A
D
63
P
64H
2_2_P
A
_
A
D
17
P
64H
2_2_P
A
_
A
D
53
P
64H
2_2_P
A
_
A
D
62
P
64H
2_2_P
A
_
A
D
61
P
64H
2_2_P
A
_
A
D
60
P
64H
2_2_P
A
_
A
D
59
P
64H
2_2_P
A
_
A
D
58
P
64H
2_2_P
A
_
A
D
57
P
64H
2_2_P
A
_
A
D
56
P
64H
2_2_P
A
_
A
D
55
P
64H
2_2_P
A
_
A
D
54
P
64H
2_2_P
A
_
A
D
52
P
64H
2_2_P
A
_
A
D
51
P
64H
2_2_P
A
_
A
D
50
P
64H
2_2_P
A
_
A
D
49
P
64H
2_2_P
A
_
A
D
48
P
64H
2_2_P
A
_
A
D
47
P
64H
2_2_P
A
_
A
D
46
P
64H
2_2_P
A
_
A
D
45
P
64H
2_2_P
A
_
A
D
44
P
64H
2_2_P
A
_
A
D
43
P
64H
2_2_P
A
_
A
D
42
P
64H
2_2_P
A
_
A
D
41
P
64H
2_2_P
A
_
A
D
40
P
64H
2_2_P
A
_
A
D
39
P
64H
2_2_P
A
_
A
D
38
P
64H
2_2_P
A
_
A
D
37
P
64H
2_2_P
A
_
A
D
36
P
64H
2_2_P
A
_
A
D
35
P
64H
2_2_P
A
_
A
D
34
P
64H
2_2_P
A
_
A
D
33
P
64H
2_2_P
A
_
A
D
32
P
64H
2_2_P
A
_
A
D
31
P
64H
2_2_P
A
_
A
D
30
P
64H
2_2_P
A
_
A
D
29
P
64H
2_2_P
A
_
A
D
28
P
64H
2_2_P
A
_
A
D
27
P
64H
2_2_P
A
_
A
D
26
P
64H
2_2_P
A
_
A
D
25
P
64H
2_2_P
A
_
A
D
24
P
64H
2_2_P
A
_
A
D
23
P
64H
2_2_P
A
_
A
D
22
P
64H
2_2_P
A
_
A
D
21
P
64H
2_2_P
A
_
A
D
20
P
64H
2_2_P
A
_
A
D
19
P
64H
2_2_P
A
_
A
D
18
P
64H
2_2_P
A
_
A
D
16
P
64H
2_2_P
A
_
A
D
15
P
64H
2_2_P
A
_
A
D
14
P
64H
2_2_P
A
_
A
D
13
P
64H
2_2_P
A
_
A
D
12
P
64H
2_2_P
A
_
A
D
11
P
64H
2_2_P
A
_
A
D
10
P
64H
2_2_P
A
_
A
D
9
P
64H
2_2_P
A
_
A
D
8
P
64H
2_2_P
A
_
A
D
7
P
64H
2_2_P
A
_
A
D
6
P
64H
2_2_P
A
_
A
D
5
P
64H
2_2_P
A
_
A
D
4
P
64H
2_2_P
A
_
A
D
3
P
64H
2_2_P
A
_
A
D
2
P
64H
2_2_P
A
_
A
D
1
P
64H
2_2_P
A
_
A
D
0
P
64H
2_2_P
A
_
A
D
[63:
0]
31,
36
P
64H
2_2_P
A
_
P
C
LK
0
31
SC
SI
_
ID
SEL
P
64H
2_2_P
A
_
S
E
R
R
_
N
31,
36
P
64H
2_2_P
A
_
P
E
R
R
_
N
31,
36
P
64H
2_2_P
A
_
S
T
OP
_N
31,
36
P
64H
2_2_P
A
_
T
R
D
Y
_N
31,
36
P
64H
2_2_P
A
_
D
EVSEL
_
N
31,
36
P
64H
2_2_P
A
_
P
A
R
31
P
64H
2_2_P
A
_
IR
D
Y
_N
31,
36
P
64H
2_2_P
A
_
F
R
A
M
E
_
N
31,
36
P
64H
2_2_P
A
_
P
A
R
64
31,
36
P
64H
2_2_P
A
_
R
E
Q64_N
31,
36
P
64H
2_2_P
A
_
A
C
K
64_N
31,
36
C1312
0.01UF
SC
SI
_
SEEC
S
SCSI_SEECK
SCSI_SEEDO
SCSI_SEEDI
72
Содержание Xeon
Страница 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Страница 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Страница 34: ...Platform Stack Up and Component Placement Overview 34 Design Guide This page is intentionally left blank ...
Страница 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Страница 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Страница 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Страница 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Страница 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Страница 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Страница 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Страница 222: ...Schematics 222 Design Guide This page is intentionally left blank ...