+V1_8
+V5_0
INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
+V1_8
+V3_3
+V3_3
+V3_3
GND;7
+V3_3;14
74LVT125
GND;7
+V3_3;14
74LVT125
+V3_3
GND;7
+V3_3;14
74LVT125
+V3_3
GND;7
+V3_3;14
74LVT125
+V3_3
GND;7
+V3_3;14
74LVT125
P64H2
HPA_SLOT0_PCIXCAP2B
HPA_SLOT1_PCIXCAP2A
HI1
HI2
HI3
HI4
HI5
HI6
HI7
HI8
HI9
HI10
HI11
HI12
HI13
HI14
HI_VSWING
HI_VREF
HI_RCOMP
BTINTR_N
CK200
CK200_N
BPCLK100
BPCLK133
CLK66
HPA_SORR_N
HPA_SOR_N_RESETB_N
HPA_SOLR_PWRENB
HPA_SOL_AMLEDA
HPA_SOD_PWRENA
HPA_SOC_GNLEDA
HPA_SIL_N_CLKENA
HPA_SID_AMLEDB
HPA_SIC_GNLEDB
HPB_SIC_GNLEDB
HPB_SID_AMLEDB
HPB_SIL_N_CLKENA
HPB_SLOT2_PCIXCAP1A
HPB_SLOT1_PCIXCAP2A
HPB_SLOT0_PCIXCAP2B
HPB_SOC_GNLEDA
HPB_SOD_PWRENA
HPB_SOL_AMLEDA
HPB_SOLR_PWRENB
HPB_SOR_N_RESETB_N
HPB_SORR_N
HI15
HI0
PUSTRBS
PSTRBS
PSTRBF
PWR_OK
RASERR_N
SCLK
SDATA
TEST_N
RSTIN_N
VCC5REF1
VCC5REF2
TP0
APIC_CLK
APICD1
APICD0
HPA_SLOT2_PCIXCAP1A
HI20
HI21
HI16
HI17
HI18
HI19
PUSTRBF
HUB_AND_HOTPLUG_INTERFACE
P64H2 #1
HPA_SLOT[2:0] = 001b ==> One hot-plug slot
HPB_SLOT[2:0] = 010b ==> Two hot-plug slots
PCIXCAP[2:1]B= 11b ==> 100MHz PCI-X capable
1
1
PA_GNT5_RESETA_N
PA_GNT4_BUSENB_N
PB_GNT5_RESETA_N
PB_GNT4_BUSENB_N
0
7
6
5
4
3
2
1
Bit
Value
P64H2 SMBus Address Strapping
P64H2 #1 SMBus Address = C2h
A20
C20
C8
E8
B9
D9
E10
B11
D11
E12
B13
D13
A14
B15
D15
A16
G10
F11
F9
C4
G6
F7
E19
E18
H7
A18
B18
C19
D19
B19
A19
C21
D21
B21
A23
B24
D24
D23
C23
B23
A24
C24
C22
B22
A21
A22
C16
A8
C14
A10
C10
E21
D17
C18
D18
B17
E20
AD24
G1
F17
A3
B4
A4
D20
C12
E16
G11
G13
G12
G8
E14
U14
P64H2_1_TP0
R
208
61.
9
P64H2_1_HPB_SLOT2_PCIXCAP1A
29
P64H2_1_HPB_SLOT1_PCIXCAP2A
29
29,37
P64H2_1_HPB_SLOT0_PCIXCAP2B
SYS_PWROK_2
33,55,64
11
12
13
U67
8.
2K
R
574
P64H2_1_HPB_SLOT1
1
2
3
U68
R573
1K
SYS_PWROK_1
10,29,64,69
10
9
8
U67
P64H2_1_HPB_SLOT0
SYS_PWROK_1
10,29,64,69
1%
750
R
210
R
209
332
1%
R
232
261
1%
SYS_PWROK_1
10,29,64,69
R225
8.2K
P64H2_1_APICD0
P64H2_1_APICD1
R
211
8.
2K
8.
2K
R
977
P64H2_1_RASERR_N
80
I2C_BUS1_DAT
33,42,44,45,80,81
I2C_BUS1_CLK
33,42,44,45,80,81
P64H2_1_TEST_N
P64H2_1_CK200_N
P64H2_1_CK200
R
228
8.
2K
R
205
8.
2K
R
227
8.
2K
6
5
4
U67
29,37
P64H2_1_HPA_SLOT1_PCIXCAP2A
1
2
3
U67
P64H2_1_PSTRBF
11
8.
2K
R
572
R219
8.2K
R218
8.2K
R
216
8.
2K
R206
8.2K
1K
R571
1K
R570
1K
R569
R
804
10K
10K
R
803
0.
01U
F
C
1043
P64H2_1_HPB_SLOT2
P64H2_1_PUSTRBS
11
P64H2_1_PUSTRBF
11
P64H2_1_PSTRBS
11
PCIRST_2_N
33,52,53
P64H2_1_HB_BUSENB_N
28,37
P64H2_1_HB_GNLEDB
37
P64H2_1_HB_RESETA_N
28,69
P64H2_1_HB_AMLEDB
37
P64H2_1_HPB_SLOT1_PCIXCAP2A
29
ICH3_PIRQA_N
53,57,58
P64H2_1_HPA_SLOT2_PCIXCAP1A
29,37
P64H2_1_HPA_SLOT0
29
100K
R
802
P64H2_1_HA_RESETA_N
27,47
R
801
100K
P64H2_1_PA_GNT4_N
27
P64H2_1_HPA_SLOT0
29
P64H2_1_HA_GNLEDA
37
P64H2_1_HPA_SLOT1_PCIXCAP2A
29,37
29,37
P64H2_1_HPB_SLOT0_PCIXCAP2B
P64H2_1_HB_PWRENB
39
P64H2_1_HB_RESETB_N
48
P64H2_1_HA_PWRENA
39
P64H2_1_CLK66
65
0.
1U
F
C
1041
P64H2_1_HPA_SLOT1
P64H2_1_HPA_SLOT2
P64H2_1_HA_AMLEDA
37
P64H2_1_HI20
11
P64H2_1_HI21
11
P64H2_1_APICCLK
P64H2_1_HI1
P64H2_1_HI2
P64H2_1_HI3
P64H2_1_HI4
P64H2_1_HI5
P64H2_1_HI6
P64H2_1_HI7
P64H2_1_HI8
P64H2_1_HI9
P64H2_1_HI10
P64H2_1_HI11
P64H2_1_HI12
P64H2_1_HI13
P64H2_1_HI14
P64H2_1_HI0
P64H2_1_HI15
11
P64H2_1_HI[15:0]
11
P64H2_1_HI18
11
P64H2_1_HI17
11
P64H2_1_HI16
P64H2_1_VSWING
P64H2_1_VREF
P64H2_1_RCOMP
P64H2_1_HPA_SID
C
1042
0.
1U
F
C
1044
0.
01U
F
P64H2_1_HPB_SLOT2_PCIXCAP1A
29
29,37
P64H2_1_HPA_SLOT2_PCIXCAP1A
1K
R1049
29
Содержание Xeon
Страница 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Страница 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Страница 34: ...Platform Stack Up and Component Placement Overview 34 Design Guide This page is intentionally left blank ...
Страница 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Страница 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Страница 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Страница 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Страница 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Страница 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Страница 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Страница 222: ...Schematics 222 Design Guide This page is intentionally left blank ...