Hub Interface
92
Design Guide
7.3.4
Hub Interface 1.5 Decoupling Guidelines
To improve I/O power delivery, use two 0.1 µF capacitors per each component (i.e., the ICH3-S
and MCH). These capacitors should be placed within 150 mils of each package, adjacent to the
rows that contain the hub interface. If the layout allows, wide metal fingers running on the VSS
side of the board should connect the VCC_1.8/VCC_1.2 side of the capacitors to the VCC_1.8/
VCC_1.2 power pins. Similarly, if layout allows, metal fingers running on the VCC_1.8/VCC_1.2
side of the board should connect the ground side of the capacitors to the VSS power pins.
Содержание Xeon
Страница 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Страница 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Страница 34: ...Platform Stack Up and Component Placement Overview 34 Design Guide This page is intentionally left blank ...
Страница 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Страница 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Страница 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Страница 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Страница 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Страница 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Страница 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Страница 222: ...Schematics 222 Design Guide This page is intentionally left blank ...