621
is no high-level output period (no low-level output period when the corresponding bit in PWPR1
is set to 1).
PWCNT1
(lower 10 bits)
PWCYR1
(lower 10 bits)
PWDTR1
(lower 10 bits)
PWM output on
selected pin
PWM output on
unselected pin
Compare match
0
1
N
M
M–2
M–1
M
N–1
0
Figure 17-4 Duty Register Compare Match (OPS = 0 in PWPR1)
0
1
N–1
0
N
M
N–2
PWCNT1
(lower 10 bits)
PWCYR1
(lower 10 bits)
PWDTR1
(lower 10 bits)
PWM output
(M = 0)
PWM output
(0
<
M
<
N)
PWM output
(N
≤
M)
Figure 17-5 Differences in PWM Output According to Duty Register Set Value
(OPS = 0 in PWPR1)
Содержание H8S/2645
Страница 4: ......
Страница 16: ......
Страница 58: ...26 ...
Страница 110: ...78 ...
Страница 120: ...88 ...
Страница 132: ...100 ...
Страница 160: ...128 ...
Страница 172: ...140 ...
Страница 235: ...203 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 8 8 Memory Mapping in Block Transfer Mode ...
Страница 418: ...386 ...
Страница 444: ...412 ...
Страница 530: ...498 ...
Страница 562: ...530 ...
Страница 642: ...610 ...
Страница 662: ...630 ...
Страница 688: ...656 ...
Страница 756: ...724 ...
Страница 784: ...752 ...
Страница 812: ...780 ...
Страница 837: ...805 A 2 Instruction Codes Table A 2 shows the instruction codes ...
Страница 1152: ...1120 ...