1040
SSR0—Serial Status Register 0
H'FF7C
SCI0, Smart Card Interface 0
7
TDRE
1
R/(W)
*
6
RDRF
0
R/(W)
*
5
ORER
0
R/(W)
*
4
ERS
0
R/(W)
*
3
PER
0
R/(W)
*
0
MPBT
0
R/W
2
TEND
1
R
1
MPB
0
R
Bit
Initial value
Read/Write
Note:
*
Only 0 can be written, to clear the flag.
Operate in the same way as for
the normal SCI.
Operate in the same way as for
the normal SCI.
Note: Clearing the TE bit in SCR to 0 does not affect the ERS flag,
which retains its previous state.
Error Signal Status
0
Normal reception, with no error signal
[Clearing condition]
•
Upon reset, and in standby mode or module stop mode
•
When 0 is written to ERS after reading ERS = 1
1
Error signal sent from receiver indicating detection of parity error
[Setting condition]
When the low level of the error signal is sampled
RDR0—Receive Data Register 0
H'FF7D
SCI0, Smart Card Interface 0
7
0
R
6
0
R
5
0
R
4
0
R
3
0
R
0
0
R
2
0
R
1
0
R
Bit
Initial value
Read/Write
Store serial receive data
Содержание H8S/2645
Страница 4: ......
Страница 16: ......
Страница 58: ...26 ...
Страница 110: ...78 ...
Страница 120: ...88 ...
Страница 132: ...100 ...
Страница 160: ...128 ...
Страница 172: ...140 ...
Страница 235: ...203 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 8 8 Memory Mapping in Block Transfer Mode ...
Страница 418: ...386 ...
Страница 444: ...412 ...
Страница 530: ...498 ...
Страница 562: ...530 ...
Страница 642: ...610 ...
Страница 662: ...630 ...
Страница 688: ...656 ...
Страница 756: ...724 ...
Страница 784: ...752 ...
Страница 812: ...780 ...
Страница 837: ...805 A 2 Instruction Codes Table A 2 shows the instruction codes ...
Страница 1152: ...1120 ...