951
PWCR2—PWM Control Register 2
H'FC10
PWM2
7
—
1
—
6
—
1
—
5
IE
0
R/W
4
CMF
0
R/(W)
*
3
CST
0
R/W
0
CKS0
0
R/W
2
CKS2
0
R/W
1
CKS1
0
R/W
Bit
Initial value
Read/Write
Compare Match Flag
0
[Clearing conditions]
•
When 0 is written to CMF after reading CMF = 1
•
When the DTC is activated by a compare match interrupt,
and the DISEL bit in the DTC’s MRB register is 0
1
[Setting condition]
When PWCNT = PWCYR
Note:
*
Only 0 can be written, to clear the flag.
*
: Don't care
Clock Select
0
Internal clock: counts on ø/1
Internal clock: counts on ø/2
0
1
Internal clock: counts on ø/4
0
Internal clock: counts on ø/8
1
0
1
1
Internal clock: counts on ø/16
*
*
Counter Start
0
PWCNT is stopped
1
PWCNT is started
Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
Содержание H8S/2645
Страница 4: ......
Страница 16: ......
Страница 58: ...26 ...
Страница 110: ...78 ...
Страница 120: ...88 ...
Страница 132: ...100 ...
Страница 160: ...128 ...
Страница 172: ...140 ...
Страница 235: ...203 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 8 8 Memory Mapping in Block Transfer Mode ...
Страница 418: ...386 ...
Страница 444: ...412 ...
Страница 530: ...498 ...
Страница 562: ...530 ...
Страница 642: ...610 ...
Страница 662: ...630 ...
Страница 688: ...656 ...
Страница 756: ...724 ...
Страница 784: ...752 ...
Страница 812: ...780 ...
Страница 837: ...805 A 2 Instruction Codes Table A 2 shows the instruction codes ...
Страница 1152: ...1120 ...