1053
SMR2—Serial Mode Register 2
H'FF88
SCI2
7
C/
A
0
R/W
6
CHR
0
R/W
5
PE
0
R/W
4
O/
E
0
R/W
3
STOP
0
R/W
0
CKS0
0
R/W
2
MP
0
R/W
1
CKS1
0
R/W
Bit
Initial value
Read/Write
Clock Select 1 and 0
0
ø clock
ø/4 clock
ø/16 clock
ø/64 clock
0
1
1
0
1
Multiprocessor Mode
0
Multiprocessor function disabled
1
Multiprocessor format selected
Parity Mode
0
Even parity
*
3
Odd parity
*
4
1
Parity Enable
0
Parity bit addition and checking disabled
Parity bit addition and checking enabled
*
2
1
Character Length
0
8-bit data
7-bit data
*
1
1
Communication Mode
0
Asynchronous mode
Clocked synchronous mode
1
Stop Bit Length
0
1
1 stop bit: In transmission, a single 1 bit (stop bit)
is added to the end of a transmit character before
it is sent.
2 stop bits: In transmission, two 1 bits (stop bits)
are added to the end of a transmit character
before it is sent.
Содержание H8S/2645
Страница 4: ......
Страница 16: ......
Страница 58: ...26 ...
Страница 110: ...78 ...
Страница 120: ...88 ...
Страница 132: ...100 ...
Страница 160: ...128 ...
Страница 172: ...140 ...
Страница 235: ...203 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 8 8 Memory Mapping in Block Transfer Mode ...
Страница 418: ...386 ...
Страница 444: ...412 ...
Страница 530: ...498 ...
Страница 562: ...530 ...
Страница 642: ...610 ...
Страница 662: ...630 ...
Страница 688: ...656 ...
Страница 756: ...724 ...
Страница 784: ...752 ...
Страница 812: ...780 ...
Страница 837: ...805 A 2 Instruction Codes Table A 2 shows the instruction codes ...
Страница 1152: ...1120 ...