
541
15.2.5
Transmit Wait Register (TXPR)
The transmit wait register (TXPR) is a 16-bit readable/writable register that is used to set a
transmit wait after a transmit message is stored in a mailbox (buffer) (CAN bus arbitration wait).
TXPR
Bit:
15
14
13
12
11
10
9
8
TXPR7
TXPR6
TXPR5
TXPR4
TXPR3
TXPR2
TXPR1
—
Initial value:
0
0
0
0
0
0
0
0
R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
—
Bit:
7
6
5
4
3
2
1
0
TXPR15 TXPR14 TXPR13 TXPR12 TXPR11 TXPR10 TXPR9
TXPR8
Initial value:
0
0
0
0
0
0
0
0
R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bits 15 to 9 and 7 to 0—Transmit Wait Register: These bits set a transmit wait for the
corresponding mailboxes.
Bit x: TXPRx
Description
0
Transmit message idle state in corresponding mailbox
(Initial value)
[Clearing condition]
Message transmission completion and cancellation completion
1
Transmit message transmit wait in corresponding mailbox (CAN bus
arbitration)
(x = 15 to 0)
Bit 8—Reserved: This bit always reads 0. The write value should always be 0.
Содержание H8S/2645
Страница 4: ......
Страница 16: ......
Страница 58: ...26 ...
Страница 110: ...78 ...
Страница 120: ...88 ...
Страница 132: ...100 ...
Страница 160: ...128 ...
Страница 172: ...140 ...
Страница 235: ...203 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 8 8 Memory Mapping in Block Transfer Mode ...
Страница 418: ...386 ...
Страница 444: ...412 ...
Страница 530: ...498 ...
Страница 562: ...530 ...
Страница 642: ...610 ...
Страница 662: ...630 ...
Страница 688: ...656 ...
Страница 756: ...724 ...
Страница 784: ...752 ...
Страница 812: ...780 ...
Страница 837: ...805 A 2 Instruction Codes Table A 2 shows the instruction codes ...
Страница 1152: ...1120 ...