460
Table 13-8 SMR Settings and Serial Transfer Format Selection
SMR SettingsSCI Trans
fer Format
Bit 7
Bit 6
Bit 2
Bit 5
Bit 3
Data
Multi
Processor
Parity
Stop Bit
C/
A
CHR
MP
PE
STOP
Mode
Length
Bit
Bit
Length
0
0
0
0
0
Asynchronous
8-bit data
No
No
1 bit
1
mode
2 bits
1
0
Yes
1 bit
1
2 bits
1
0
0
7-bit data
No
1 bit
1
2 bits
1
0
Yes
1 bit
1
2 bits
0
1
—
0
Asynchronous
mode (multi-
8-bit data
Yes
No
1 bit
—
1
processor format)
2 bits
1
—
0
7-bit data
1 bit
—
1
2 bits
1
—
—
—
—
Clocked
synchronous mode
8-bit data
No
None
Table 13-9 SMR and SCR Settings and SCI Clock Source Selection
SMR
SCR Setting
SCI Transmit/Receive Clock
Bit 7
Bit 1
Bit 0
Clock
C/
A
CKE1
CKE0
Mode
Source
SCK Pin Function
0
0
0
Asynchronous
Internal
SCI does not use SCK pin
1
mode
Outputs clock with same frequency as bit
rate
1
0
External
Inputs clock with frequency of 16 times
1
the bit rate
1
0
0
Clocked
synchronous
Internal
Outputs serial clock
1
mode
1
0
External
Inputs serial clock
1
Содержание H8S/2645
Страница 4: ......
Страница 16: ......
Страница 58: ...26 ...
Страница 110: ...78 ...
Страница 120: ...88 ...
Страница 132: ...100 ...
Страница 160: ...128 ...
Страница 172: ...140 ...
Страница 235: ...203 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 8 8 Memory Mapping in Block Transfer Mode ...
Страница 418: ...386 ...
Страница 444: ...412 ...
Страница 530: ...498 ...
Страница 562: ...530 ...
Страница 642: ...610 ...
Страница 662: ...630 ...
Страница 688: ...656 ...
Страница 756: ...724 ...
Страница 784: ...752 ...
Страница 812: ...780 ...
Страница 837: ...805 A 2 Instruction Codes Table A 2 shows the instruction codes ...
Страница 1152: ...1120 ...