1081
C.2
Port 2 Block Diagrams
R
P2nDDR
C
Q
D
Reset
WDDR2
Reset
WDR2
R
P2nDR
C
Q
D
P2n
RDR2
RPOR2
TPU module
Output compare output/
PWM output enable
Output compare output/
PWM output
Input capture input
*
Internal data bus
Legend
WDDR2
WDR2
RDR2
RPOR2
n = 0 to 3, 5, and 7
: Write to P2DDR
: Write to P2DR
: Read P2DR
: Read port 2
Note:
*
Priority order: output compare output/PWM output > pulse output > DR output
Figure C-2 (a) Port 2 Block Diagram (Pins P20 to P23, P25, and P27)
Содержание H8S/2645
Страница 4: ......
Страница 16: ......
Страница 58: ...26 ...
Страница 110: ...78 ...
Страница 120: ...88 ...
Страница 132: ...100 ...
Страница 160: ...128 ...
Страница 172: ...140 ...
Страница 235: ...203 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 8 8 Memory Mapping in Block Transfer Mode ...
Страница 418: ...386 ...
Страница 444: ...412 ...
Страница 530: ...498 ...
Страница 562: ...530 ...
Страница 642: ...610 ...
Страница 662: ...630 ...
Страница 688: ...656 ...
Страница 756: ...724 ...
Страница 784: ...752 ...
Страница 812: ...780 ...
Страница 837: ...805 A 2 Instruction Codes Table A 2 shows the instruction codes ...
Страница 1152: ...1120 ...