
GR716-DS-UM, May 2019, Version 1.29
542
www.cobham.com/gaisler
GR716
VSSA_DAC
-
38
Analog DAC ground
10) 12)
VDDA_LVDS
-
40
Analog LVDS supply
10) 12)
VDDA_PLL
-
55
Analog PLL supply
11)
VSSA_PLL
-
56
Analog PLL ground
11)
LDO_IN
-
2, 131
LDO Supply pins
10)
Note 1:
Input is protected by schmitt trigger
Note 2:
LVDS inputs and outputs pins, no on-chip support for cold spare or fail safe
Note 3:
Reset capacitor must be large enough to keep the device in reset until power and system clock is stable. Capaci-
tor (C
rst
) is recommend to be at least 47nF and must be greater or equal to 5nF. Start-up reset pulse width (T
pw
)
can be estimated using the formula: T
pw
= 755000*C
rst
. For example T
pw_15nF
= 755000*47nF=~35ms.
Note 4:
Connect to ground via 4.7nF decoupling capacitor.
Note 5:
Connect to ground via resistance of 5.11 Kohm.
Note 6:
Connect to ground via resistance of 10 Kohm resistor.
Note 7:
Applies only for digital functionality
Note 8:
Parameter is programmable when digital functionality is selected for pin
Note 9:
In single voltage supply mode no external 1.8V supply should be connected
Note 10:
External decoupling should be added in all supply modes and as close as possible to the supply pins.
Note 11:
The PLL is supplied by 1.8V from an internal LDO, which should have an external 2.2uF ceramic decoupling
capacitor (typically X7R), rated 6V or higher on the PLL supply pin VDDA_PLL to VSSA_PLL. The
VDDA_PLL supply pin shall be left open, with exception of this decoupling capacitor to VSSA_PLL.
Note 12:
It is recommended to use separate power supplies for analog supply or to insert local LP filters, such that supply
noise becomes lower than TBD V_rms between analog supply and ground.
Note 13:
VDD_CORE shall not be supplied when LDO_IN is supplied.
Table 715.
Pin assignment
Name
I/O
Pin
Level
Drive
[mA]
Pull
Active
Note