
GR716-DS-UM, May 2019, Version 1.29
528
www.cobham.com/gaisler
GR716
52.11.7 Reset in timing
The timing waveforms are shown in figure 101, and the timing parameters are defined in table 699.
52.11.8 SPI Master and Memory interface timing
The timing waveforms are shown in figure 102, and the timing parameters are defined in table 700.
Table 699.
Reset timing parameters
Name
Parameter
Reference edge
Min
Max
Unit
t
RSTIN
0
Asserted period
-
10 x t
CLK0
-
ns
Note 1:
The RESET_IN_N input is re-synchronized internally, and does not have to meet any setup or hold
requirements.
Note 2:
V
DD
must reach at least minimum operating voltage before start for t
RSTIN
0
before RESET_IN_N is
de-asserted.
Note 3:
The internal reset for the system clock domain is released 5 x t
CLK0
after RESET_IN_N is de-
asserted. The internal reset for the SpaceWire clock domain is released 5 x internal SpaceWire clock
cycles after RESET_IN_N is de-asserted and PLL has acquired lock.
Table 700.
SPI interface timing parameters
Name
Parameter
Reference edge
Min
Max
Unit
t
SPIM0
Clock to output delay
Rising CLK edge
0
15
ns
t
SPIM1
Input to clock hold
Rising CLK edge
-
4
ns
t
SPIM2
Input to clock setup
Rising CLK edge
-
4
ns
Note:
The SPI_MISO input is re-synchronized internally, and does not have to meet any setup or hold
requirements.
Figure 101.
Reset timing waveforms
RESET_IN_N
CLK
t
RSTIN0
Figure 102.
SPI interface timing waveforms
t
SPIM0
SPIM_SCK,
CLK
t
SPMI0
t
SPIM1
SPIM_MISO
t
SPIM2
(input)
SPIM_MOSI,
SPIM_SLVSEL
(output)