
GR716-DS-UM, May 2019, Version 1.29
194
www.cobham.com/gaisler
GR716
23.7.7
Table 196.
0x4C - BCANP - GR1553B BC Asynchronous list next pointer register
BC Asynchronous List Next Pointer Register
23.7.8
Table 197.
0x50 - BCT - GR1553B BC Timer register
BC Timer Register
23.7.9
Table 198.
0x54 - BCTW - GR1553B BC Timer Wake-up register
BC Timer Wake-up Register
23.7.10
Table 199.
0x58 - BCRD - GR1553B BC Transfer-triggered IRQ ring position register
BC Transfer-triggered IRQ Ring Position Register
31
0
ASYNCHRONOUS LIST POINTER
0
rw
31 :0
Read: Currently executing (if ASST=01) or next transfer to be executed in asynchronous schedule.
Write: Change address. If running, this will cause a jump after the current transfer has finished.
31
24
23
0
RESERVED
SCHEDULE TIME (SCTM)
0
0
r
r
23 : 0
Elapsed “transfer list” time in microseconds (read-only)
Set to zero when schedule is stopped or on external sync.
Note: This register is an optional feature, see BC Status and Config Register, bit 30
31
30
24
23
0
WKEN
RESERVED
WAKE-UP TIME (WKTM)
0
0
0
rw
r
rw
31
Wake-up timer enable (WKEN) - If set, an interrupt will be triggered when WKTM=SCTM
23 : 0
Wake-up time (WKTM).
Note: This register is an optional feature, see BC Status and Config Register, bit 29
31
0
BC IRQ SOURCE POINTER RING POSITION
0
rw
31 : 0
The current write pointer into the transfer-tirggered IRQ descriptor pointer ring.
Bits 1:0 are constant zero (4-byte aligned)
The ring wraps at the 64-byte boundary, so bits 31:6 are only changed by user