
GR716-DS-UM, May 2019, Version 1.29
238
www.cobham.com/gaisler
GR716
27.3.1 Unlock register
Table 262.
0x00 - UNLOCK1 - Unlock register 1
1
27.3.2 Clock enable register
Table 263.
0x04 - CLKEN1 - Clock enable register 1
1
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
S1 S0 A7 A6 A5 A4 A3 A2 A1 A0 D3 D2 D1 D0 SP C1 C0 ML D3 D2 D1 D0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
r
rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw
31: 22
RESERVED
21: 0
Unlock clock enable and reset registers (UNLOCK) - The bits in clock enable and core reset regis-
ters can only be written when the corresponding bit in this field is 1. See Table 263 for bit field
description
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
S1 S0 A7 A6 A5 A4 A3 A2 A1 A0 D3 D2 D1 D0 SP C1 C0 ML D3 D2 D1 D0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
r
rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw
31: 22
RESERVED
21
Clock enable GPIO Sequencer (S1)
20
Clock enable GPIO Sequencer (S0)
19
Clock enable GRADC7 (A7)
18
Clock enable GRADC6 (A6)
17
Clock enable GRADC5 (A5)
16
Clock enable GRADC4 (A4)
15
Clock enable GRADC3 (A3)
14
Clock enable GRADC2 (A2)
13
Clock enable GRADC1 (A1)
12
Clock enable GRADC0 (A0)
11
Clock enable GRDAC3 (D3)
10
Clock enable GRDAC2 (D2)
9
Clock enable GRDAC1 (D1)
8
Clock enable GRDAC0 (D0)
7
Clock enable GRSPW (SP)
6
Clock enable GRCAN1 (C1)
5
Clock enable GRCAN0 (C0)
4
Clock enable GR1553B (ML)
3
Clock enable GRDMAC (D3)
2
Clock enable GRDMAC (D2)
1
Clock enable GRDMAC (D1)
0
Clock enable GRDMAC (D0)
* Cock enable - A ‘1’ in a bit location will enable the corresponding clock, while a ‘0’ will disable the clock.
** Clock enable might be set to ’1’ by bootstrap signals or boot software during startup of the device