
GR716-DS-UM, May 2019, Version 1.29
405
www.cobham.com/gaisler
GR716
40.3.5
Table 533.
0x80002010 - MPSTAT - Status Register
Status Register
40.3.6 Error Mode Status Register
Table 534.
0x80002018 - ERRSTAT - Error Mode Status Register
40.3.7
Table 535.
0x8000201C - WDOGCTRL - Watchdog Control Register
Watchdog Control Register
31
20 19
16 15
1
0
RESERVED
EIRQ
ST
AT
US
0
1
0
*
r
r
r
rw
31:20
Reserved
19:16
Extended IRQ (EIRQ) - Interrupt number 1 used for extended interrupts.
15:1
Reserved
0
Power-down status of CPU (STATUS) - 0x1 = power-down, 0x0 = running. Write STATUS with 0x1
to start processor.
31
1
0
RESERVED
EM
0
0
r
rw
31:1
Reserved
0
Error Mode register (EM) - Read operation of register shows the error mode of the LEON3FT pro-
cessor(1 = ’error mode’, ’0’=debug/run/power-down). Write to register will force LEON3FT proces-
sor into error mode.
31
27 26
20 19
16 15
0
NWDOG
Reserved
WDOGIRQ
WDOGMSK
2
0
NR
0
r
r
rw
rw
31:27
Number of watchdog inputs (NWDOG) - Number of watchdog inputs that the core supports.
26:20
Reserved
19:16
Watchdog interrupt (WDOGIRQ) - Selects the bit in the pending register to set when any line watch-
dog line selected by the WDOGMSK field is asserted.
15:0
Watchdog Mask n (WDOGMSK[n]) - If WDOGMSK[n] = ‘1’ then the assertion of watchdog input
n will lead to the bit selected by the WDOGIRQ field being set in the controller’s Interrupt Pending
Register.
Configurable soft watchdog inputs:
Bit #0 - Enable soft watchdog for GPTIMER0 timer 7
Bit #1 - Enable soft watchdog for GPTIMER0 timer 6
Bit #2 to Bit #15 are unused