
GR716-DS-UM, May 2019, Version 1.29
375
www.cobham.com/gaisler
GR716
36.3.6
Table 502.
0xn4, when n selects the times - TRLDVALn - Timer n reload value register
Timer N Reload Value Register
36.3.7
Table 503.
0xn8, when n selects the times - TCTRLn - Timer n control register
Timer N Control Register
36.3.8
Table 504.
0xnC, when n selects the times - TLATCHn - Timer n latch register
Timer N Latch Register
32-1
0
TRCDUAL
*
rw
32-1: 0
Timer Reload value. This value is loaded into the timer counter value register when ‘1’ is written to
load bit in the timers control register or when the RS bit is set in the control register and the timer
underflows.
Any unused most significant bits are reserved. Always reads as ‘000...0’.
31
9
8
7
6
5
4
3
2
1
0
RESERVED
DH CH IP IE LD RS EN
0
0
0
0
0
0
*
*
r
r
rw wc wc rw rw rw
31: 7
Reserved. Always reads as ‘000...0’.
6
Debug Halt (DH): Value of GPTI.DHALT signal which is used to freeze counters (e.g. when a sys-
tem is in debug mode). Read-only.
5
Chain (CH): Chain with preceding timer. If set for timer
n
, timer
n
will be decremented each time
when timer (
n
-1) underflows.
4
Interrupt Pending (IP): The core sets this bit to ‘1’ when an interrupt is signalled. This bit remains ‘1’
until cleared by writing ‘1’ to this bit, writes of ‘0’ have no effect.
3
Interrupt Enable (IE): If set the timer signals interrupt when it underflows.
2
Load (LD): Load value from the timer reload register to the timer counter value register.
1
Restart (RS): If set, the timer counter value register is reloaded with the value of the reload register
when the timer underflows
0
Enable (EN): Enable the timer.
31
0
LTCV
0
r
31: 0
Latched timer counter value (LTCV): Valued latched from corresponding timer. Read-only.