
GR716-DS-UM, May 2019, Version 1.29
335
www.cobham.com/gaisler
GR716
33.11.13
Table 413.
0xA4 - INTRX - Interrupt-code receive
Interrupt Receive
33.11.14
Table 414.
0xA8 - ACKRX / INTRXEXT - Interrupt-acknowledge-code receive / Interrupt receive extended
Interrupt-acknowledge-code Receive
33.11.15
Table 415.
0xAC - INTTO - Interrupt timeout
Interrupt Timeout
33.11.16 Interrupt Timeout
Table 416.
0xB0 - INTTOEXT - Interrupt timeout extended
Extended
31
0
RXIRQ
0x00000000
wc
31: 0
Received interrupt-code (RXIRQ) - Each bit corresponds to the interrupt number with the same
number as the bit index. The core sets a bit to 1 when it receives an interrupt-code for which the cor-
responding bit in the Interrupt tick out mask register is set to 1. Note that the number of implemented
bits depends on the number of supported interrupts (INTCTRL.NUMINT field).
31
0
RXACK / INTRXEXT
0x00000000
wc
31: 0
Received interrupt-acknowledge-code (RXACK) / Interrupt receive extended (INTRXEXT) - Each
bit corresponds to the interrupt number with the same number as the bit index. The core sets a bit to
1 when it receives a interrupt-acknowledge-code for which the corresponding bit in the Interrupt tick
out mask register is set, and for which the matching interrupt-code was sent by software (valid for
interrupt-acknowledge). Note that the number of implemented bits depends on the number of sup-
ported interrupts (INTCTRL.NUMINT field). When extended interrupt mode is enabled this register
is an extension of the Interrupt Receive register for interrupt 32-63.
31
0
INTTO
0x00000000
wc
31: 0
Interrupt-code timeout (INTTO) - Each bit corresponds to the interrupt number with the same num-
ber as the bit index. The core sets a bit to 1 when an interrupt-code that was sent by software doesn’t
receive an interrupt-acknowledge-code for the duration of a timeout period (specified in the Interrupt
distribution ISR timer reload registers), and if the corresponding bit in the Interrupt-code tick out
mask register is set. Note that the number of implemented bits depends on the number of supported
interrupts (INTCTRL.NUMINT field).
31
0
INTTOEXT
0x00000000
wc
31: 0
Interrupt timeout extended (INTTOEXT) - When extended interrupt mode is enabled, each bit corre-
sponds to the interrupt number between 32 and 63. The core sets a bit to 1 when an interrupt-code
that was sent by software and the time specified in the Interrupt distribution ISR timer reload regis-
ters has past and if the corresponding bit in the Interrupt-code tick out mask register is set. Note that
the number of implemented bits depends on the number of supported interrupts (INTC-
TRL.NUMINT field).