
GR716-DS-UM, May 2019, Version 1.29
409
www.cobham.com/gaisler
GR716
Table 545.
0x80002124 - ITSTMPC2 - Timestamp 2 Control Register
31
27 26 25 24
6
5
4
0
TSTAMP
S1 S2
RESERVED
KS
TSISEL
0x4
0
0
0
0
0
r
wc wc
r
rw
rw
31:27
Number of timestamp register sets (TSTAMP) - The number of available timestamp register sets.
26
Assertion Stamped (S1) - Set to ‘1’ when the assertion of the selected line has received a timestamp.
This bit is cleared by writing ‘1’ to its position. Writes of ‘0’ have no effect.
25
Acknowledge Stamped (S2) - Set to ‘1’ when the processor acknowledge of the selected interrupt
has received a timestamp. This bit can be cleared by writing ‘1’ to this position, writes of ‘0’ have no
effect. This bit can also be cleared automatically by the core, see description of the KS field below.
24:6
RESERVED
5
Keep Stamp (KS) - If this bit is set to ‘1’ the core will keep the first stamp value for the first interrupt
until the S1 and S2 fields are cleared by software. If this bit is set to ‘0’ the core will time stamp the
most recent interrupt. This also has the effect that the core will automatically clear the S2 field when-
ever the selected interrupt line is asserted and thereby also stamp the next acknowledge of the inter-
rupt.
4:0
Timestamp Interrupt Select (TSISEL) - This field selects the interrupt number (1 - 31) to timestamp.
Table 546.
0x80002104 - ITSTMPC3 - Timestamp 3 Control Register
31
27 26 25 24
6
5
4
0
TSTAMP
S1 S2
RESERVED
KS
TSISEL
0x4
0
0
0
0
0
r
wc wc
r
rw
rw
31:27
Number of timestamp register sets (TSTAMP) - The number of available timestamp register sets.
26
Assertion Stamped (S1) - Set to ‘1’ when the assertion of the selected line has received a timestamp.
This bit is cleared by writing ‘1’ to its position. Writes of ‘0’ have no effect.
25
Acknowledge Stamped (S2) - Set to ‘1’ when the processor acknowledge of the selected interrupt
has received a timestamp. This bit can be cleared by writing ‘1’ to this position, writes of ‘0’ have no
effect. This bit can also be cleared automatically by the core, see description of the KS field below.
24:6
RESERVED
5
Keep Stamp (KS) - If this bit is set to ‘1’ the core will keep the first stamp value for the first interrupt
until the S1 and S2 fields are cleared by software. If this bit is set to ‘0’ the core will time stamp the
most recent interrupt. This also has the effect that the core will automatically clear the S2 field when-
ever the selected interrupt line is asserted and thereby also stamp the next acknowledge of the inter-
rupt.
4:0
Timestamp Interrupt Select (TSISEL) - This field selects the interrupt number (1 - 31) to timestamp.