ADuCM320 Hardware Reference Manual
UG-498
Rev. C | Page 151 of 196
Bits
Bit Name
Description
Reset
Access
0
MUX4
Select or bypass flip-flop output.
0x0
RW
0: FF output
1: bypass output
PLA Clock Select Register
Address: 0x40005880, Reset: 0x0000, Name: PLA_CLK
Table 212. Bit Descriptions for PLA_CLK
Bits
Bit Name
Description
Reset
Access
15
RESERVED
Not used.
0x0
Reserved
[14:12]
BLOCK3
Clock select for Block 3.
0x0
RW
000: GPIO clock on P0.3
001: GPIO clock on P1.1
010: GPIO clock on P2.0
011: HCLK
100: MOSC (16 MHz)
101: Timer 0
110: Timer 2
111: KOSC (32 kHz)
11
RESERVED
Not used.
0x0
Reserved
[10:8]
BLOCK2
Clock select for Block 2.
0x0
RW
000: GPIO clock on P0.3
001: GPIO clock on P1.1
010: GPIO clock on P2.0
011: HCLK
100: MOSC (16 MHz)
101: Timer 0
110: Timer 2
111: KOSC (32 kHz)
7
RESERVED
Not used.
0x0
Reserved
[6:4]
BLOCK1
Clock select for Block 1.
0x0
RW
000: GPIO clock on P0.3
001: GPIO clock on P1.1
010: GPIO clock on P2.0
011: HCLK
100: MOSC (16 MHz)
101: Timer 0
110: Timer 2
111: KOSC (32 kHz)
3
RESERVED
Not used.
0x0
Reserved
[2:0]
BLOCK0
Clock select for Block 0.
0x0
RW
000: GPIO clock on P0.3
001: GPIO clock on P1.1
010: GPIO clock on P2.0
011: HCLK
100: MOSC (16 MHz)
101: Timer 0
110: Timer 2
111: KOSC (32 kHz)