ADuCM320 Hardware Reference Manual
UG-498
Rev. C | Page 11 of 196
CLOCKING ARCHITECTURE BLOCK DIAGRAM
HFOSC
16MHz OSC
WATCHDOG
TIMER
WAKE-UP
TIMER
TIMER0CLK
TIMER1CLK
LFOSC
(INTERNAL)
ECLKIN
P1.0
PCLK
PCLK
HCLK
PCLK
HCLK
I2C0
UART
D2D
SPI0
SPI1
CORE
PWM
TIMER2CLK
PCLK
HCLK
80MHZ SPLL
HFXTAL
16MHz OSC
CDPCLK
(CLKCON1[10:8])
I2C1
FLASH
ACLK
(TO LV DIE, ADC)
CDHCLK
(CLKCON1[2:0])
CLKCON5[3]
CLKCON5[4]
CLKCON5[5]
CLKCON5[6]
CLKCON5[0]
CLKCON5[1]
PCLK
UCLK
HCLK
PCLK
CDD2DCLK
(CLKCON1[11])
0
1
01
00
11
01
11
00
00
01
11
10
00
01
11
10
00
01
11
10
T4CON[9:10]
T0CON[5:6]
T1CON[5:6]
T2CON[5:6]
CLKCON0[11]
CLKCON0[1:0]
111
76-
00
3
Figure 3. Clocking Architecture Block Diagram