UG-498
ADuCM320 Hardware Reference Manual
Rev. C | Page 46 of 196
DAC4 Control Register
Address: 0x40082410, Reset: 0x0100, Name: DAC4CON
Table 41. Bit Descriptions for DAC4CON
Bits
Bit Name
Description
Reset
Access
[15:9]
RESERVED
Reserved.
0x0
R
8
PD
DAC4 power down.
0x1
RW
0: DAC4 is powered up
1: DAC4 is powered down and output is floating
[7:5]
RESERVED
Reserved.
0x0
RW
4
EN
DAC4 enable. Must be set to high.
0x0
RW
0: DAC disable. Clear DAC data immediately
1: DAC enable.
[3:2]
RESERVED
Reserved.
0x0
RW
[1:0]
RN
DAC4 reference selection. These bits set the DAC range. A write to these
bits has immediate effect on the DAC.
0x0
RW
00: internal reference
01: reserved
10: reserved
11: AVDD/AGND
DAC5 Control Register
Address: 0x40082414, Reset: 0x0100, Name: DAC5CON
Table 42. Bit Descriptions for DAC5CON
Bits
Bit Name
Description
Reset
Access
[15:9]
RESERVED
Reserved.
0x0
R
8
PD
DAC5 power down.
0x1
RW
0: DAC5 is powered up
1: DAC5 is powered down and output is floating
[7:5]
RESERVED
Reserved.
0x0
RW
4
EN
DAC5 enable. Must be set to high.
0x0
RW
0: DAC disable. Clear DAC data immediately
1: DAC enable.
[3:2]
RESERVED
Reserved.
0x0
RW
[1:0]
RN
DAC5 reference selection. These bits set the DAC range. A write to these
bits has immediate effect on the DAC.
0x0
RW
00: internal reference
01: reserved
10: reserved
11: AVDD/AGND
DAC6 Control Register
Address: 0x40082418, Reset: 0x0100, Name: DAC6CON
Table 43. Bit Descriptions for DAC6CON
Bits
Bit Name
Description
Reset
Access
[15:9]
RESERVED
Reserved.
0x0
R
8
PD
DAC6 power down.
0x1
RW
0: DAC6 is powered up
1: DAC6 is powered down and output is floating
[7:5]
RESERVED
Reserved.
0x0
RW