ADuCM320 Hardware Reference Manual
UG-498
Rev. C | Page 175 of 196
Bits
Bit Name
Description
Reset
Access
6
IRQCRY
Wake-up status to power-down. Set automatically when any of the
interrupts are still set in the external crystal clock domain. Cleared
automatically when the interrupts are cleared, allowing power down
mode. User code should wait for this bit to be cleared before entering
power-down mode.
0x0
R
5
RESERVED
Reserved.
0x0
R
4
ROLL
Rollover interrupt flag. Used only in free running mode. Set automatically
to indicate a roll over interrupt has occurred. Cleared automatically after a
write to T4CLRI.
0x0
R
3
WUFD
T4WUFD interrupt flag. Set automatically to indicate a comparator
interrupt has occurred. Cleared automatically after a write to the
corresponding bit in T4CLRI.
0x0
R
2
WUFC
T4WUFC interrupt flag. Set automatically to indicate a comparator
interrupt has occurred. Cleared automatically after a write to the
corresponding bit in T4CLRI.
0x0
R
1
WUFB
T4WUFB interrupt flag. Set automatically to indicate a comparator
interrupt has occurred. Cleared automatically after a write to the
corresponding bit in T4CLRI.
0x0
R
0
WUFA
T4WUFA interrupt flag. Set automatically to indicate a comparator
interrupt has occurred. Cleared automatically after a write to the
corresponding bit in T4CLRI.
0x0
R
Clear Interrupt Register
Address: 0x40002530, Reset: 0x0000, Name: T4CLRI
Table 261. Bit Descriptions for T4CLRI
Bits
Bit Name
Description
Reset
Access
[15:5]
RESERVED
Reserved.
0x0
R
4
ROLL
Rollover interrupt clear. Used only in free running mode. Set by user code
to clear a roll over interrupt flag. Cleared automatically after synchronization.
0x0
RW
3
WUFD
T4WUFD interrupt clear.
0x0
RW
2
WUFC
T4WUFC interrupt clear. Set by user code to clear a T4WUFC interrupt flag.
Cleared automatically after synchronization.
0x0
RW
1
WUFB
T4WUFB interrupt clear. Set by user code to clear a T4WUFB interrupt flag.
Cleared automatically after synchronization.
0x0
RW
0
WUFA
T4WUFA interrupt clear. Set by user code to clear a T4WUFA interrupt flag.
Cleared automatically after synchronization.
0x0
RW
Wake-Up Field A—Least Significant 16 Bits Register
Address: 0x4000253C, Reset: 0x1900, Name: T4WUFA0
Table 262. Bit Descriptions for T4WUFA0
Bits
Bit Name
Description
Reset
Access
[15:0]
T4WUFAL
Wake-Up Field A low. Least significant 16 bits of Wake-Up Field A.
0x1900
RW
Wake-Up Field A—Most Significant 16 Bits Register
Address: 0x40002540, Reset: 0x0000, Name: T4WUFA1
Table 263. Bit Descriptions for T4WUFA1
Bits
Bit Name
Description
Reset
Access
[15:0]
T4WUFAH
Wake-Up Field A high. Most significant 16 bits of Wake-Up Field A.
0x0
RW