TOSHIBA
TMPR3904F Rev. 2.0
105
9.5.7
32-bit bus normal mode burst read operation (ROM/SRAM)
Data
SB4 SB0
tACC
CEnm*
OEn*
D[31:0]
GCLK(50MHz)
S0
1st Word Read Cycle (4 Wait)
Data
S1
S3
SW
S4
SW
SB0
tCE
A[31:2]
2nd Word Read Cycle (4 Wait)
SWE*
(SRAM Only)
4n+0
4n+4
LLLL
LLLL
BE[3:0]*
Invalid
Invalid
SBW
SB3 SB4
SBW
SB0
SB4
Data
Invalid
S0
Last-1 Word Read Cycle
Data
LastWord Read Cycle
SB3
SBW
SBW
SB3
SBW SBW
SW
SW
SBW
SBW
Fig.9-20 32-bit Bus Normal Mode Burst Read Operation
Summary of Contents for TMPR3904F
Page 1: ...Users Manual 32bit RISC Microprocessor TX39 family TMPR3904F Rev 2 0 Jan 12 1998 ...
Page 2: ......
Page 9: ...Users Manual 01 1 INTRODUCTION 1 1 Overview ...
Page 11: ...Users Manual 03 1 3 Kind of accessing by the TX3904 ...
Page 12: ...Users Manual 04 1 4 Precautions in the TMPR3904F specification Don t set Don t use ...
Page 13: ...Users Manual 05 Do not use ...
Page 14: ...Users Manual 06 ...
Page 15: ...Users Manual 7 2 FEATURES n n n n n n n n n n n n n ...
Page 16: ...Users Manual 8 ...
Page 18: ...Users Manual 10 ...
Page 19: ...Users Manual 11 4 PINS 4 1 Positions of Pins ...
Page 20: ...Users Manual 12 ...
Page 21: ...Users Manual 13 4 2 Functions of Pins ...
Page 22: ...Users Manual 14 ...
Page 23: ...Users Manual 15 ...
Page 24: ...Users Manual 16 ...
Page 26: ...Users Manual 18 5 2 Register Map ...
Page 27: ...Users Manual 19 ...
Page 28: ...Users Manual 20 ...
Page 30: ...Users Manual 22 5 3 2 PIO2 and PIO1 ...
Page 32: ...Users Manual 24 5 3 4 Connection of external bus master 5 3 5 INT 7 0 active status clear ...
Page 33: ...Users Manual 25 5 3 6 INT 7 0 active status set up ...
Page 34: ...Users Manual 26 ...
Page 123: ...TOSHIBA TMPR3904F Rev 2 0 115 26 ...
Page 169: ...TOSHIBA TMPR3904F Rev 2 0 161 26 ...
Page 203: ...TOSHIBA TMPR3904F Rev 2 0 195 ...
Page 230: ......