TOSHIBA
TMPR3904F Rev. 2.0
124
26
13
PosE
Rising edge
Positive Edge
Designates the valid level of the transfer request signal
DREQn. This is valid only when the transfer request is
an external transfer request (the ExR bit is 1). When it is
an internal transfer request (the ExR bit is 0), the value of
the PosE shall be ignored. There are the edge detection
and the level detection as the methods to acknowledge
the DREQn signal; and they are set up in the Lev bit.
The active level of the transfer acknowledge signal
DACKn is the same as the active level of the DREQn
signal.
1: The rising or the high level of the DREQn signal
is valid. The active level of the DACKn signal
is high.
0: The falling or the low level of the DREQn signal
is valid. The active level of the DACKn signal
is low.
12
Lev
Level mode
Level Mode
Designates the request method of the external transfer
request. This is valid only when an external transfer
request is set up (the ExR bit is 1) as the transfer request.
When an internal transfer request (the ExR bit is 0) is set
up, the value of the Lev bit shall be ignored. The valid
level of the DREQn signal is set up in the PosE bit.
1: Level mode. Acknowledges the levels (the low level
when the PosE bit is 0 and the high level when the PosE
bit is 1) of the DREQn signal as data transfer requests.
0: Edge mode. Acknowledges changes (the falling edge
when the PosE bit is 0 and the rising edge when the PosE
bit is 1) in the DREQn signal as data transfer requests.
11
SReq
Snoop request
SReq (Snoop Request)
Designates whether or not to use the snoop function as
the bus ownership request mode. When using it, the
snoop function of the TX39 Processor Core becomes
valid; and the TX39 Processor Core watches the address
of the DMA transfer. When not using it, the snoop
function of the TX39 Processor Core does not function.
1: Snoop function is used (SREQ).
0: Snoop function is not used (GREQ).
The GREQ is not able to be used in the TX3904F.
Fig. 10-6 Channel Control Registers (CCRn) (3/4)
Summary of Contents for TMPR3904F
Page 1: ...Users Manual 32bit RISC Microprocessor TX39 family TMPR3904F Rev 2 0 Jan 12 1998 ...
Page 2: ......
Page 9: ...Users Manual 01 1 INTRODUCTION 1 1 Overview ...
Page 11: ...Users Manual 03 1 3 Kind of accessing by the TX3904 ...
Page 12: ...Users Manual 04 1 4 Precautions in the TMPR3904F specification Don t set Don t use ...
Page 13: ...Users Manual 05 Do not use ...
Page 14: ...Users Manual 06 ...
Page 15: ...Users Manual 7 2 FEATURES n n n n n n n n n n n n n ...
Page 16: ...Users Manual 8 ...
Page 18: ...Users Manual 10 ...
Page 19: ...Users Manual 11 4 PINS 4 1 Positions of Pins ...
Page 20: ...Users Manual 12 ...
Page 21: ...Users Manual 13 4 2 Functions of Pins ...
Page 22: ...Users Manual 14 ...
Page 23: ...Users Manual 15 ...
Page 24: ...Users Manual 16 ...
Page 26: ...Users Manual 18 5 2 Register Map ...
Page 27: ...Users Manual 19 ...
Page 28: ...Users Manual 20 ...
Page 30: ...Users Manual 22 5 3 2 PIO2 and PIO1 ...
Page 32: ...Users Manual 24 5 3 4 Connection of external bus master 5 3 5 INT 7 0 active status clear ...
Page 33: ...Users Manual 25 5 3 6 INT 7 0 active status set up ...
Page 34: ...Users Manual 26 ...
Page 123: ...TOSHIBA TMPR3904F Rev 2 0 115 26 ...
Page 169: ...TOSHIBA TMPR3904F Rev 2 0 161 26 ...
Page 203: ...TOSHIBA TMPR3904F Rev 2 0 195 ...
Page 230: ......