8.5.12 Operations at the time of reset ................................................................................................. 70
8.6
Timing Diagrams ............................................................................................................................... 71
8.6.1 32-bit bus single read operation ................................................................................................. 71
8.6.2 32-bit word single read operation with 16-bit bus ..................................................................... 74
8.6.3 32-bit bus fast page mode read (Burst mode) ............................................................................ 75
8.6.4 16-bit bus fast page mode word read (Burst read) ..................................................................... 75
8.6.5 32-bit bus fast page mode read (Burst read) page hit miss ........................................................ 76
8.6.6 32-bit bus hyper page mode read (Burst read) ........................................................................... 77
8.6.7 32-bit bus hyper page mode read (Page hit miss) ...................................................................... 77
8.6.8 32-bit bus single write (Early write) .......................................................................................... 78
8.6.9 32-bit bus fast page mode write (Early write)............................................................................ 81
8.6.10 32-bit bus hyper page mode write (Early write) ...................................................................... 81
8.6.11 CBR refresh ............................................................................................................................. 82
8.7
External Circuit Connections ............................................................................................................. 83
9
ROM CONTROLLER (ROMC)................................................................................................................... 85
9.1
Features .............................................................................................................................................. 85
9.2
Block Diagrams.................................................................................................................................. 86
9.3
Registers............................................................................................................................................. 87
9.3.1 Channel control register 0.......................................................................................................... 88
9.3.2 Channel control register 1.......................................................................................................... 90
9.3.3 Base address mask register 0 ..................................................................................................... 92
9.3.4 Base address mask register 1 ..................................................................................................... 93
9.4
Operations .......................................................................................................................................... 94
9.4.1 Channel select ............................................................................................................................ 94
9.4.2 Operation Modes........................................................................................................................ 96
9.4.3 32/16-bit Static Bus Sizing ........................................................................................................ 97
9.4.4 16-bit Bus Access ...................................................................................................................... 97
9.4.5 Access by External Bus Master ................................................................................................. 97
9.4.6 Page mode support..................................................................................................................... 97
9.5
Timing Diagrams ............................................................................................................................... 98
9.5.1 32-bit bus single read operation (ROM/SRAM)........................................................................ 98
9.5.2 16-bit bus single read (32-bit word) operation (ROM/SRAM)................................................ 101
9.5.3 16-bit bus single read (half word) operation (ROM/SRAM)................................................... 102
9.5.4 32-bit bus single write operation (SRAM/Flush)..................................................................... 102
9.5.5 16-bit bus single write (word) operation (SRAM/Flush) ......................................................... 104
9.5.6 16-bit bus single write (half word) operation (SRAM/Flush).................................................. 104
9.5.7 32-bit bus normal mode burst read operation (ROM/SRAM) ................................................ 105
Summary of Contents for TMPR3904F
Page 1: ...Users Manual 32bit RISC Microprocessor TX39 family TMPR3904F Rev 2 0 Jan 12 1998 ...
Page 2: ......
Page 9: ...Users Manual 01 1 INTRODUCTION 1 1 Overview ...
Page 11: ...Users Manual 03 1 3 Kind of accessing by the TX3904 ...
Page 12: ...Users Manual 04 1 4 Precautions in the TMPR3904F specification Don t set Don t use ...
Page 13: ...Users Manual 05 Do not use ...
Page 14: ...Users Manual 06 ...
Page 15: ...Users Manual 7 2 FEATURES n n n n n n n n n n n n n ...
Page 16: ...Users Manual 8 ...
Page 18: ...Users Manual 10 ...
Page 19: ...Users Manual 11 4 PINS 4 1 Positions of Pins ...
Page 20: ...Users Manual 12 ...
Page 21: ...Users Manual 13 4 2 Functions of Pins ...
Page 22: ...Users Manual 14 ...
Page 23: ...Users Manual 15 ...
Page 24: ...Users Manual 16 ...
Page 26: ...Users Manual 18 5 2 Register Map ...
Page 27: ...Users Manual 19 ...
Page 28: ...Users Manual 20 ...
Page 30: ...Users Manual 22 5 3 2 PIO2 and PIO1 ...
Page 32: ...Users Manual 24 5 3 4 Connection of external bus master 5 3 5 INT 7 0 active status clear ...
Page 33: ...Users Manual 25 5 3 6 INT 7 0 active status set up ...
Page 34: ...Users Manual 26 ...
Page 123: ...TOSHIBA TMPR3904F Rev 2 0 115 26 ...
Page 169: ...TOSHIBA TMPR3904F Rev 2 0 161 26 ...
Page 203: ...TOSHIBA TMPR3904F Rev 2 0 195 ...
Page 230: ......