TCC720
UART / IrDA
32-bit RISC Microprocessor for Digital Media Player
Dec. 16. 2002
Preliminary Spec 0.51
9 - 9
IrDA Configuration Register 1 (IrDACFG1) 0x80000614
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
EN P1 POL LB
0
PW
EN
[15]
IrDA TX Enable
0
IrDA TX is disabled, UART mode is used
1
IrDA TX is enabled
P1
[14]
Transmit Pulse Type
0
Pulse width is proportional to selected baud speed
1
Pulse width is proportional to UART base clock speed
POL
[13]
Transmit Pulse Polarity
0
TX ‘0’ data is converted to level high pulse
1
TX ‘0’ data is converted to level low pulse
LB
[12]
Loopback
0 Normal
operation
1
Transmitted data is fed back to RX port.
PW
[3:0]
IrDA RZ Pulse Width
n
Represents pulse width of TX ‘0’ data. If n = 3, during 3/16 of its 1 bit period
or 3 * 3686400
-1
sec, the high pulse is generated
Summary of Contents for TCC720
Page 1: ...USER S MANUAL TCC720 32 bit RISC Microprocessor For Digital Media Player Preliminary Rev 0 51...
Page 3: ...CHAPTER 1 INTRODUCTION...
Page 12: ...CHAPTER 2 ADDRESS REGISTER MAP...
Page 22: ...CHAPTER 3 DAI CDIF...
Page 33: ...CHAPTER 4 INTERRUPT CONTROLLER...
Page 38: ...CHAPTER 5 TIMER COUNTER...
Page 45: ...CHAPTER 6 GPIO PORT...
Page 53: ...CHAPTER 7 CLOCK GENERATOR...
Page 68: ...CHAPTER 8 USB CONTROLLER...
Page 82: ...CHAPTER 9 UART IrDA CONTROLLER...
Page 93: ...CHAPTER 10 GSIO PORT...
Page 99: ...CHAPTER 11 MISCELLANEOUS PERIPHERALS...
Page 106: ...CHAPTER 12 DMA CONTROLLER...
Page 115: ...CHAPTER 13 MEMORY CONTROLLER...
Page 130: ...CHAPTER 14 BOOTING PROCEDURE...
Page 140: ...CHAPTER 15 JTAG DEBUG INTERFACE...
Page 142: ...CHAPTER 16 PACKAGE DEMENSION...