TCC720
CLOCK GENERATOR
32-bit RISC Microprocessor for Digital Media Player
Dec. 16. 2002
Preliminary Spec 0.51
7 - 1
7 CLOCK GENERATOR
7.1 Functional Description
In TCC720, there are a lot of peripherals for which has different operating frequency. To support
an appropriate stable clock to each other peripherals, TCC720 has clock generator unit and for
considering power consumption there is also power management unit that can manage several
operating modes, such as initialization mode, normal operation mode, idle mode, stop mode.
The simple block diagram of clock generator is as followings.
WAITGEN
XIN
WAIT
PLL
PLLOUT
FCLK
SCK GEN
HCLK
PCLK
DCLK GEN
DCLK
UTCLK
GEN
UBCLK
GEN
UTCLK
UBCLK
DCLKmode
UTCLKmode
UBCLKmode
SCLKmode
PWRDN
PLLmode
i_XIN
DIVCLK1
XTIN
i_XIN
PLLOUT
MUX
0
1
MUX
0
1
[22]
PCLK source
EXTCLK
EXTCLK
GEN
EXCLKmode
TCLK GEN
TCLKmode
TCLK
[18]
i_XIN
PLLOUT
GCLK GEN
GCLKmode
GCLK
MUX
0
1
2
MUX
0
1
2
MUX
0
1
2
MUX
0
1
2
MUX
0
1
2
MUX
0
1
2
[15:14]
[15:14]
[15:14]
[7:6]
[7:6]
[7:6]
Figure 7.1 Clock Generator Block Diagram
Summary of Contents for TCC720
Page 1: ...USER S MANUAL TCC720 32 bit RISC Microprocessor For Digital Media Player Preliminary Rev 0 51...
Page 3: ...CHAPTER 1 INTRODUCTION...
Page 12: ...CHAPTER 2 ADDRESS REGISTER MAP...
Page 22: ...CHAPTER 3 DAI CDIF...
Page 33: ...CHAPTER 4 INTERRUPT CONTROLLER...
Page 38: ...CHAPTER 5 TIMER COUNTER...
Page 45: ...CHAPTER 6 GPIO PORT...
Page 53: ...CHAPTER 7 CLOCK GENERATOR...
Page 68: ...CHAPTER 8 USB CONTROLLER...
Page 82: ...CHAPTER 9 UART IrDA CONTROLLER...
Page 93: ...CHAPTER 10 GSIO PORT...
Page 99: ...CHAPTER 11 MISCELLANEOUS PERIPHERALS...
Page 106: ...CHAPTER 12 DMA CONTROLLER...
Page 115: ...CHAPTER 13 MEMORY CONTROLLER...
Page 130: ...CHAPTER 14 BOOTING PROCEDURE...
Page 140: ...CHAPTER 15 JTAG DEBUG INTERFACE...
Page 142: ...CHAPTER 16 PACKAGE DEMENSION...