TCC720
INTERRUPT CONTROLLER
32-bit RISC Microprocessor for Digital Media Player
Dec. 16. 2002
Preliminary Spec 0.51
4 - 4
FT3~FT0
Filter Type
0
Clock based filter is used. The filter delay is proportional to PCLK period as
the following equations.
Filter Delay = T
PCLK
* 64
If PCLK has 25MHz, then the filter delay has about 16us.
1
Delay cell based filter is used. The filter delay varies on the operating
conditions, like voltage, temperature, etc.
The nominal delay is about 120ns.
This type of filter must be selected when the PCLK has to be stopped, as like
as stop mode etc.
Masked Interrupt Request Register (MREQ) 0x80000114
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
- -
DMA
LCD
CDIF
-
GS
UB
UT
TC
I2T
I2R
E3
E2
E1
E0
*) Same meaning as IREQ except that it represents only the enabled interrupt’s request.
Summary of Contents for TCC720
Page 1: ...USER S MANUAL TCC720 32 bit RISC Microprocessor For Digital Media Player Preliminary Rev 0 51...
Page 3: ...CHAPTER 1 INTRODUCTION...
Page 12: ...CHAPTER 2 ADDRESS REGISTER MAP...
Page 22: ...CHAPTER 3 DAI CDIF...
Page 33: ...CHAPTER 4 INTERRUPT CONTROLLER...
Page 38: ...CHAPTER 5 TIMER COUNTER...
Page 45: ...CHAPTER 6 GPIO PORT...
Page 53: ...CHAPTER 7 CLOCK GENERATOR...
Page 68: ...CHAPTER 8 USB CONTROLLER...
Page 82: ...CHAPTER 9 UART IrDA CONTROLLER...
Page 93: ...CHAPTER 10 GSIO PORT...
Page 99: ...CHAPTER 11 MISCELLANEOUS PERIPHERALS...
Page 106: ...CHAPTER 12 DMA CONTROLLER...
Page 115: ...CHAPTER 13 MEMORY CONTROLLER...
Page 130: ...CHAPTER 14 BOOTING PROCEDURE...
Page 140: ...CHAPTER 15 JTAG DEBUG INTERFACE...
Page 142: ...CHAPTER 16 PACKAGE DEMENSION...