TCC720
UART / IrDA
32-bit RISC Microprocessor for Digital Media Player
Dec. 16. 2002
Preliminary Spec 0.51
9 - 4
Interrupt Register (IR) 0x80000608
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
ERS
ETX
ERX
0 FRS
FTX
FRX 0 QRS
QTX
QRX
ERS
[10]
Receiver Line Status Interrupt
0 disabled
1 enabled
ETX
[9]
Transmitter Holding Register Empty Interrupt
0 disabled
1 enabled
ERX
[8]
Receiver Data Available Interrupt
0 disabled
1 enabled
FRS
[2]
Flag for Receiver Line Status Interrupt
0
Interrupt has not generated
1
Interrupt has generated, but not cleared
FTX
[1]
Flag for Transmitter Holding Register Empty Interrupt
0
Interrupt has not generated
1
Interrupt has generated, but not cleared
FRX
[0]
Flag for Receiver Data Available Interrupt
0
Interrupt has not generated
1
Interrupt has generated, but not cleared
*) FLS, FTX, FRX is set or cleared regardless of each enable settings.
QRS
[2]
Request for Receiver Line Status Interrupt
0
Interrupt has not generated
1
Interrupt has generated, but not cleared
Summary of Contents for TCC720
Page 1: ...USER S MANUAL TCC720 32 bit RISC Microprocessor For Digital Media Player Preliminary Rev 0 51...
Page 3: ...CHAPTER 1 INTRODUCTION...
Page 12: ...CHAPTER 2 ADDRESS REGISTER MAP...
Page 22: ...CHAPTER 3 DAI CDIF...
Page 33: ...CHAPTER 4 INTERRUPT CONTROLLER...
Page 38: ...CHAPTER 5 TIMER COUNTER...
Page 45: ...CHAPTER 6 GPIO PORT...
Page 53: ...CHAPTER 7 CLOCK GENERATOR...
Page 68: ...CHAPTER 8 USB CONTROLLER...
Page 82: ...CHAPTER 9 UART IrDA CONTROLLER...
Page 93: ...CHAPTER 10 GSIO PORT...
Page 99: ...CHAPTER 11 MISCELLANEOUS PERIPHERALS...
Page 106: ...CHAPTER 12 DMA CONTROLLER...
Page 115: ...CHAPTER 13 MEMORY CONTROLLER...
Page 130: ...CHAPTER 14 BOOTING PROCEDURE...
Page 140: ...CHAPTER 15 JTAG DEBUG INTERFACE...
Page 142: ...CHAPTER 16 PACKAGE DEMENSION...