
Appendix B Internal I/O Registers
Rev. 6.00 Sep 12, 2006 page 476 of 526
REJ09B0326-0600
PWCR—PWM control register
H'FFD0
14-bit PWM
Bit
Initial value
Read/Write
7
—
1
—
6
—
1
—
5
—
1
—
4
—
1
—
3
—
1
—
0
PWCR0
0
W
2
—
1
—
1
—
1
—
Clock select
0
The input clock is
φ
/2 (t
φ
= 2/
φ
). The conversion period is 16,384/
φ
,
with a minimum modulation width of 1/
φ
.
1
The input clock is
φ
/4 (t
φ
= 4/
φ
). The conversion period is 32,768/
φ
,
with a minimum modulation width of 2/
φ
.
*
*
Note:
*
t
φ
: Period of PWM input clock
PWDRU—PWM data register U
H'FFD1
14-bit PWM
Bit
Initial value
Read/Write
7
—
1
—
6
—
1
—
5
0
W
4
0
W
3
0
W
0
0
W
2
0
W
1
0
W
Upper 6 bits of data for generating PWM waveform
PWDRU5 PWDRU4PWDRU3
PWDRU0
PWDRU2 PWDRU1
PWDRL—PWM data register L
H'FFD2
14-bit PWM
Bit
Initial value
Read/Write
7
0
W
6
0
W
5
0
W
4
0
W
3
0
W
0
0
W
2
0
W
1
0
W
Lower 8 bits of data for generating PWM waveform
PWDRL5 PWDRL4 PWDRL3
PWDRL0
PWDRL2 PWDRL1
PWDRL6
PWDRL7
Summary of Contents for F-ZTAT H8/3642A Series
Page 6: ...Rev 6 00 Sep 12 2006 page iv of xx ...
Page 8: ...Rev 6 00 Sep 12 2006 page vi of xx ...
Page 22: ...Rev 6 00 Sep 12 2006 page xx of xx ...
Page 124: ...Section 5 Power Down Modes Rev 6 00 Sep 12 2006 page 102 of 526 REJ09B0326 0600 ...
Page 188: ...Section 6 ROM Rev 6 00 Sep 12 2006 page 166 of 526 REJ09B0326 0600 ...
Page 190: ...Section 7 RAM Rev 6 00 Sep 12 2006 page 168 of 526 REJ09B0326 0600 ...
Page 298: ...Section 9 Timers Rev 6 00 Sep 12 2006 page 276 of 526 REJ09B0326 0600 ...
Page 378: ...Section 12 A D Converter Rev 6 00 Sep 12 2006 page 356 of 526 REJ09B0326 0600 ...
Page 446: ...Section 13 Electrical Characteristics Rev 6 00 Sep 12 2006 page 424 of 526 REJ09B0326 0600 ...