
Rev. 6.00 Sep 12, 2006 page viii of xx
Item
Page
Revision (See Manual for Details)
10.2.2 Register
Descriptions
Serial Control/Status
Register 1 (SCSR1)
281 Description
amended
SCSR1 is an 8-bit register indicating operation status and
error status.
10.3.1 Overview
Figure 10.6 SCI3
Block Diagram
291 Figure
amended
Clock
TXD
RXD
SCK
3
BRR
SMR
SCR3
SSR
TDR
RDR
TSR
RSR
Transmit/receive
control circuit
Internal data bus
Interrupt request
(TEI, TXI, RXI, ERI)
Internal clock (
φ
/64,
φ
/16,
φ
/4,
φ
)
External
clock
BRC
Baud rate generator
10.3.7 Interrupts
Table 10.16 SCI3
Interrupt Requests
336 Table
amended
Vector Address
H'002A
Summary of Contents for F-ZTAT H8/3642A Series
Page 6: ...Rev 6 00 Sep 12 2006 page iv of xx ...
Page 8: ...Rev 6 00 Sep 12 2006 page vi of xx ...
Page 22: ...Rev 6 00 Sep 12 2006 page xx of xx ...
Page 124: ...Section 5 Power Down Modes Rev 6 00 Sep 12 2006 page 102 of 526 REJ09B0326 0600 ...
Page 188: ...Section 6 ROM Rev 6 00 Sep 12 2006 page 166 of 526 REJ09B0326 0600 ...
Page 190: ...Section 7 RAM Rev 6 00 Sep 12 2006 page 168 of 526 REJ09B0326 0600 ...
Page 298: ...Section 9 Timers Rev 6 00 Sep 12 2006 page 276 of 526 REJ09B0326 0600 ...
Page 378: ...Section 12 A D Converter Rev 6 00 Sep 12 2006 page 356 of 526 REJ09B0326 0600 ...
Page 446: ...Section 13 Electrical Characteristics Rev 6 00 Sep 12 2006 page 424 of 526 REJ09B0326 0600 ...