
Section 2 CPU
Rev. 6.00 Sep 12, 2006 page 26 of 526
REJ09B0326-0600
Table 2.2
Effective Address Calculation
No.
Addressing Mode and
Instruction Format
Effective Address
Calculation Method
Effective Address (EA)
1
Register indirect, Rn
Operand is contents of
registers indicated by rm/rn
op
rm
rn
8 7
3
4
0
15
rm
3
0
rn
3
0
2
op
rm
7 6
3
4
0
15
Register indirect, @Rn
Contents (16 bits) of
register indicated by rm
0
15
0
15
3
Register indirect with
displacement, @(d:16, Rn)
op
rm
7 6
3
4
0
15
disp
0
15
disp
0
15
Contents (16 bits) of
register indicated by rm
4
op
rm
7 6
3
4
0
15
Register indirect with
post-increment, @Rn+
op
rm
7 6
3
4
0
15
Register indirect with
pre-decrement, @–Rn
Incremented or
decremented by 1 if
operand is byte size,
and by 2 if word size
0
15
1 or 2
0
15
0
15
1 or 2
0
15
Contents (16 bits) of
register indicated by rm
Contents (16 bits) of
register indicated by rm
Summary of Contents for F-ZTAT H8/3642A Series
Page 6: ...Rev 6 00 Sep 12 2006 page iv of xx ...
Page 8: ...Rev 6 00 Sep 12 2006 page vi of xx ...
Page 22: ...Rev 6 00 Sep 12 2006 page xx of xx ...
Page 124: ...Section 5 Power Down Modes Rev 6 00 Sep 12 2006 page 102 of 526 REJ09B0326 0600 ...
Page 188: ...Section 6 ROM Rev 6 00 Sep 12 2006 page 166 of 526 REJ09B0326 0600 ...
Page 190: ...Section 7 RAM Rev 6 00 Sep 12 2006 page 168 of 526 REJ09B0326 0600 ...
Page 298: ...Section 9 Timers Rev 6 00 Sep 12 2006 page 276 of 526 REJ09B0326 0600 ...
Page 378: ...Section 12 A D Converter Rev 6 00 Sep 12 2006 page 356 of 526 REJ09B0326 0600 ...
Page 446: ...Section 13 Electrical Characteristics Rev 6 00 Sep 12 2006 page 424 of 526 REJ09B0326 0600 ...