
Rev. 6.00 Sep 12, 2006 page xi of xx
Contents
Section 1 Overview
............................................................................................................. 1
1.1 Overview........................................................................................................................... 1
1.2
Internal Block Diagram..................................................................................................... 6
1.3
Pin Arrangement and Functions ........................................................................................ 7
1.3.1 Pin
Arrangement .................................................................................................. 7
1.3.2 Pin
Functions ....................................................................................................... 10
Section 2 CPU
...................................................................................................................... 15
2.1 Overview........................................................................................................................... 15
2.1.1 Features................................................................................................................ 15
2.1.2 Address
Space...................................................................................................... 16
2.1.3 Register
Configuration ......................................................................................... 16
2.2 Register
Descriptions ........................................................................................................ 18
2.2.1 General
Registers ................................................................................................. 18
2.2.2 Control
Registers.................................................................................................. 18
2.2.3 Initial Register Values.......................................................................................... 20
2.3 Data
Formats ..................................................................................................................... 20
2.3.1 Data Formats in General Registers....................................................................... 21
2.3.2 Memory Data Formats ......................................................................................... 22
2.4 Addressing
Modes............................................................................................................. 23
2.4.1 Addressing
Modes................................................................................................ 23
2.4.2 Effective Address Calculation.............................................................................. 25
2.5 Instruction
Set ................................................................................................................... 29
2.5.1 Data Transfer Instructions.................................................................................... 31
2.5.2 Arithmetic
Operations.......................................................................................... 33
2.5.3 Logic
Operations.................................................................................................. 34
2.5.4 Shift
Operations ................................................................................................... 34
2.5.5 Bit
Manipulations................................................................................................. 36
2.5.6 Branching
Instructions ......................................................................................... 40
2.5.7 System Control Instructions ................................................................................. 42
2.5.8 Block Data Transfer Instruction........................................................................... 43
2.6
Basic Operational Timing ................................................................................................. 44
2.6.1 Access to On-Chip Memory (RAM, ROM) ......................................................... 44
2.6.2 Access to On-Chip Peripheral Modules ............................................................... 45
2.7 CPU
States ........................................................................................................................ 46
2.7.1 Overview.............................................................................................................. 46
2.7.2 Program Execution State...................................................................................... 48
2.7.3 Program Halt State............................................................................................... 48
Summary of Contents for F-ZTAT H8/3642A Series
Page 6: ...Rev 6 00 Sep 12 2006 page iv of xx ...
Page 8: ...Rev 6 00 Sep 12 2006 page vi of xx ...
Page 22: ...Rev 6 00 Sep 12 2006 page xx of xx ...
Page 124: ...Section 5 Power Down Modes Rev 6 00 Sep 12 2006 page 102 of 526 REJ09B0326 0600 ...
Page 188: ...Section 6 ROM Rev 6 00 Sep 12 2006 page 166 of 526 REJ09B0326 0600 ...
Page 190: ...Section 7 RAM Rev 6 00 Sep 12 2006 page 168 of 526 REJ09B0326 0600 ...
Page 298: ...Section 9 Timers Rev 6 00 Sep 12 2006 page 276 of 526 REJ09B0326 0600 ...
Page 378: ...Section 12 A D Converter Rev 6 00 Sep 12 2006 page 356 of 526 REJ09B0326 0600 ...
Page 446: ...Section 13 Electrical Characteristics Rev 6 00 Sep 12 2006 page 424 of 526 REJ09B0326 0600 ...