
Appendix B Internal I/O Registers
Rev. 6.00 Sep 12, 2006 page 451 of 526
REJ09B0326-0600
TCRX—Timer control register X
H'F776
Timer X
Bit
Initial value
Read/Write
7
IEDGA
0
R/W
6
IEDGB
0
R/W
5
IEDGC
0
R/W
4
IEDGD
0
R/W
3
BUFEA
0
R/W
0
CKS0
0
R/W
2
BUFEB
0
R/W
1
CKS1
0
R/W
Clock select
0
1
Internal clock:
φ
/2
Internal clock:
φ
/8
Internal clock:
φ
/32
Internal clock: rising edge
0
1
0
1
Buffer enable B
0
ICRD is not used as a buffer register for ICRB
ICRD is used as a buffer register for OCRB
1
Buffer enable A
0
ICRC is not used as a buffer register for ICRA
ICRC is used as a buffer register for OCRA
1
Input edge select D
0
Rising edge of input D is captured
Falling edge of input D is captured
1
Input edge select C
0
Rising edge of input C is captured
Falling edge of input C is captured
1
Input edge select B
0
Rising edge of input B is captured
Falling edge of input B is captured
1
Input edge select A
0
Rising edge of input A is captured
Falling edge of input A is captured
1
Summary of Contents for F-ZTAT H8/3642A Series
Page 6: ...Rev 6 00 Sep 12 2006 page iv of xx ...
Page 8: ...Rev 6 00 Sep 12 2006 page vi of xx ...
Page 22: ...Rev 6 00 Sep 12 2006 page xx of xx ...
Page 124: ...Section 5 Power Down Modes Rev 6 00 Sep 12 2006 page 102 of 526 REJ09B0326 0600 ...
Page 188: ...Section 6 ROM Rev 6 00 Sep 12 2006 page 166 of 526 REJ09B0326 0600 ...
Page 190: ...Section 7 RAM Rev 6 00 Sep 12 2006 page 168 of 526 REJ09B0326 0600 ...
Page 298: ...Section 9 Timers Rev 6 00 Sep 12 2006 page 276 of 526 REJ09B0326 0600 ...
Page 378: ...Section 12 A D Converter Rev 6 00 Sep 12 2006 page 356 of 526 REJ09B0326 0600 ...
Page 446: ...Section 13 Electrical Characteristics Rev 6 00 Sep 12 2006 page 424 of 526 REJ09B0326 0600 ...