
Section 8 I/O Ports
Rev. 6.00 Sep 12, 2006 page 180 of 526
REJ09B0326-0600
8.4 Port
3
8.4.1 Overview
Port 3 is a 8-bit I/O port, configured as shown in figure 8.3.
P3 /SO
P3 /SI
P3 /SCK
2
1
0
Port 3
1
1
1
Figure 8.3 Port 3 Pin Configuration
8.4.2
Register Configuration and Description
Table 8.8 shows the port 3 register configuration.
Table 8.8
Port 3 Registers
Name Abbr.
R/W
Initial
Value
Address
Port data register 3
PDR3
R/W
H'00
H'FFD6
Port control register 3
PCR3
W
H'00
H'FFE6
Port pull-up control register 3
PUCR3
R/W
H'00
H'FFEE
Port mode register 3
PMR3
R/W
H'00
H'FFFD
Port mode register 7
PMR7
R/W
H'F8
H'FFFF
Port Data Register 3 (PDR3)
Bit
7 6 5 4 3 2 1 0
P3
2
P3
1
P3
0
Initial value
0
*
0
*
0
*
0
*
0
*
0 0 0
Read/Write
R/W R/W R/W
Note:
*
Bits 7 to 3 are reserved; they are always read as 0 and cannot be modified.
PDR3 is an 8-bit register that stores data for port 3 pins P3
2
to P3
0
. If port 3 is read while PCR3
bits are set to 1, the values stored in PDR3 are read, regardless of the actual pin states. If port 3 is
read while PCR3 bits are cleared to 0, the pin states are read.
Summary of Contents for F-ZTAT H8/3642A Series
Page 6: ...Rev 6 00 Sep 12 2006 page iv of xx ...
Page 8: ...Rev 6 00 Sep 12 2006 page vi of xx ...
Page 22: ...Rev 6 00 Sep 12 2006 page xx of xx ...
Page 124: ...Section 5 Power Down Modes Rev 6 00 Sep 12 2006 page 102 of 526 REJ09B0326 0600 ...
Page 188: ...Section 6 ROM Rev 6 00 Sep 12 2006 page 166 of 526 REJ09B0326 0600 ...
Page 190: ...Section 7 RAM Rev 6 00 Sep 12 2006 page 168 of 526 REJ09B0326 0600 ...
Page 298: ...Section 9 Timers Rev 6 00 Sep 12 2006 page 276 of 526 REJ09B0326 0600 ...
Page 378: ...Section 12 A D Converter Rev 6 00 Sep 12 2006 page 356 of 526 REJ09B0326 0600 ...
Page 446: ...Section 13 Electrical Characteristics Rev 6 00 Sep 12 2006 page 424 of 526 REJ09B0326 0600 ...