MPC555
/
MPC556
QUEUED SERIAL MULTI-CHANNEL MODULE
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
14-8
14.5.6 QSMCM Test Register (QTEST)
The QTEST register is used for factory testing of the MCU.
14.5.7 QSMCM Interrupt Level Registers (QDSCI_IL, QSPI_IL)
The QDSCI_ILI and QSPI_IL registers determine the interrupt level requested by the
QSMCM. The two SCI submodules (DSCI) share a 5-bit interrupt level field, ILDSCI.
The QSPI uses a separate field, ILQSPI. The level value is used to determine which
interrupt is serviced first when two or more modules or external peripherals simulta-
neously request an interrupt. The user can select among 32 levels. This register can
be accessed only when the CPU is in supervisor mode.
Table 14-4 QSMCMMCR Bit Descriptions
Bit(s)
Name
Description
0
STOP
Stop enable. Refer to
14.5.1 Low-Power Stop Operation
.
0 = Normal clock operation
1 = Internal clocks stopped
1
FRZ1
Freeze1 bit. Refer to
.
0 = Ignore the FREEZE signal
1 = Halt the QSMCM (on transfer boundary)
2:7
—
Reserved
8
SUPV
Supervisor /Unrestricted. Refer to
0 = Assigned registers are unrestricted (user access allowed)
1 = Assigned registers are restricted (only supervisor access allowed)
9:11
—
Reserved
12:15
IARB
This field currently has no effect. It is implemented for future interrupt arbitration
schemes.
QDSCI_IL
— QSM2 Dual SCI Interrupt Level Register
0x30 5004
MSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
LSB
15
Reserved
ILDSCI
RESERVED
RESET:
0
0
0
0
0
0
0
0
Table 14-5 QDSCI_IL Bit Descriptions
Bit(s)
Name
Description
0:2
—
Reserved
3:7
ILDSCI
Interrupt level of SCIs
00000 = lowest interrupt level request (level 0)
11111 = highest interrupt level request (level 31)
8:15
—
Reserved
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..