![NXP Semiconductors MPC555 User Manual Download Page 53](http://html.mh-extra.com/html/nxp-semiconductors/mpc555/mpc555_user-manual_1722082053.webp)
MPC555
/
MPC556
OVERVIEW
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
1-3
— On-chip emulation (OnCE
TM
) development interface
1.2.2 Four-Bank Memory Controller
• Works with SRAM, EPROM, flash EEPROM, and other peripherals
• Byte write enables
• 32-bit address decodes with bit masks
• Memory transfer start (MTS): This pin is the transfer start signal to access a
slave’s external memory by an external bus master
1.2.3 U-Bus System Interface Unit (USIU)
• Clock synthesizer
• Power management
• Reset controller
• PowerPC decrementer and time base
• Glueless interface to SRAMs and burstable FLASHs
• Real-time clock register
• Periodic interrupt timer
• Hardware bus monitor and software watchdog timer
• Interrupt controller that supports up to eight external and eight internal interrupts
• IEEE 1149.1 JTAG test access port
• External bus interface
— 24 address pins, 32 data pins
— Supports multiple master designs
— Four-beat transfer bursts, two-clock minimum bus transactions
— Tolerates 5-V inputs, provides 3.3-V outputs
1.2.4 Flexible Memory Protection Unit
• Four instruction regions and four data regions
• 4-Kbyte to 16-Mbyte region size support
• Default attributes available in one global entry
• Attribute support for speculative accesses
1.2.5 448 Kbytes of CDR MoneT Flash EEPROM Memory (CMF)
• One 256-Kbyte and one 192-Kbyte module
• Page read mode
• Block (32-Kbyte) erasable
• External 4.75-V to 5.25-V program and erase power supply
1.2.6 26 Kbytes of Static RAM
• One 16-Kbyte and one 10-Kbyte module
• Fast (one-clock) access
• Keep-alive power
• Soft defect detection (SDD)
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..