![NXP Semiconductors MPC555 User Manual Download Page 465](http://html.mh-extra.com/html/nxp-semiconductors/mpc555/mpc555_user-manual_1722082465.webp)
MPC555
/
MPC556
QUEUED SERIAL MULTI-CHANNEL MODULE
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
14-3
Table 14-1 QSMCM Register Map
Access
1
Address
MSB
2
0
LSB
15
S
0x30 5000
QSMCM Module Configuration Register (QSMCMMCR)
See
T
0x30 5002
QSMCM Test Register (QTEST)
S
0x30 5004
Dual SCI Interrupt Level (QDSCI_IL)
See
for bit descriptions.
Reserved
S
0x30 5006
Reserved
Queued SPI Interrupt Level (QSPI_IL)
for bit descriptions.
S/U
0x30 5008
SCI1Control Register 0 (SCC1R0)
for bit descriptions.
S/U
0x30 500A
SCI1Control Register 1 (SCC1R1)
for bit descriptions.
S/U
0x30 500C
SCI1 Status Register (SC1SR)
for bit descriptions.
S/U
0x30 500E
SCI1 Data Register (SC1DR)
for bit descriptions.
S/U
0x30 5010
Reserved
S/U
0x30 5012
Reserved
S/U
0x30 5014
Reserved
QSMCM Port Q Data Register (PORTQS)
See
14.6.1 Port QS Data Register (PORTQS)
for bit descriptions.
S/U
0x30 5016
QSMCM Pin Assignment Register (PQSPAR)
See
for bit descriptions.
QSMCM Data Direction Register (DDRQS)
See
for bit descriptions.
S/U
0x30 5018
QSPI Control Register 0 (SPCR0)
for bit descriptions.
S/U
0x30 501A
QSPI Control Register 1 (SPCR1)
for bit descriptions.
S/U
0x30 501C
QSPI Control Register 2 (SPCR2)
for bit descriptions.
S/U
0x30 501E
QSPI Control Register 3 (SPCR3)
See
for bit descriptions.
QSPI Status Register (SPSR)
See
for bit descriptions.
S/U
0x30 5020
SCI2 Control Register 0 (SCC2R0)
S/U
0x30 5022
SCI2 Control Register 1 (SCC2R1)
S/U
0x30 5024
SCI2 Status Register (SC2SR)
S/U
0x30 5026
SCI2 Data Register (SC2DR)
S/U
0x30 5028
QSCI1 Control Register (QSCI1CR)
for bit descriptions.
S/U
0x30 502A
QSCI1 Status Register (QSCI1SR)
for bit descriptions.
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..