MPC555
/
MPC556
MEMORY CONTROLLER
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
10-12
through
are examples of write accesses using relaxed tim-
, note the following points:
• Because TRLX is set, assertion of the CS and WE strobes is delayed by one clock
cycle.
• CS assertion is delayed an additional one quarter clock cycle because ACS = 10.
• The total cycle length = three clock cycles, determined as follows:
— The basic memory cycle requires two clock cycles.
— An extra clock cycle is required due to the effect of TRLX on the strobes.
Figure 10-10 Relaxed Timing–Write Access
(ACS = 10, SCY = 0, CSNT = 0, TRLX = 1)
CLOCK
Address
TS
TA
CS
RD/WR
WE/BE
Data
OE
ACS = 10
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..