MPC555
/
MPC556
MODULAR INPUT/OUTPUT SUBSYSTEM (MIOS1)
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
15-35
15.14.2.2 MIRSM0 Interrupt Enable Register (MIOS1ER0)
This read/write register contains interrupt enable bits. Each bit corresponds to a sub-
module.
15.14.2.3 MIRSM0 Request Pending Register (MIOS1RPR0)
This read-only register contains interrupt pending bits. Each bit corresponds to a sub-
module. A bit that is set indicates that the associated submodule set its flag and that
the corresponding enable bit was set.
MIOS1ER0
— MIRSM0 Interrupt Enable Register
0x30 6C04
MSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
LSB
15
EN15
EN14
EN13
EN12
EN11
RESERVED
EN6
RESERVED
EN3
EN2
EN1
EN0
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 15-30 MIOS1ER0 Bit Descriptions
Bit(s)
Name
Description
0
EN15
MDASM15 interrupt enable bit
1
EN14
MDASM14 interrupt enable bit
2
EN13
MDASM13 interrupt enable bit
3
EN12
MDASM12 interrupt enable bit
4
EN11
MDASM11 interrupt enable bit
5:8
—
Reserved
9
EN6
MMCSM6 interrupt enable bit
10:11
—
Reserved
12
EN3
MPWMSM3 interrupt enable bit
13
EN2
MPWMSM2 interrupt enable bit
14
EN1
MPWMSM1 interrupt enable bit
15
EN0
MPWMSM0 interrupt enable bit
MIOS1RPR0
— MIRSM0 Request Pending Register
0x30 6C06
MSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
LSB
15
IRP15 IRP14 IRP13 IRP12 IRP11
RESERVED
IRP6
RESERVED
IRP3
IRP2
IRP1
IRP0
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..