![NXP Semiconductors MPC555 User Manual Download Page 454](http://html.mh-extra.com/html/nxp-semiconductors/mpc555/mpc555_user-manual_1722082454.webp)
MPC555
/
MPC556
QUEUED ANALOG-TO-DIGITAL CONVERTER MODULE-64
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
13-42
13.12.10 QADC64 Status Register 1 (QASR1)
The QASR1 contains two fields: command word pointers for queue 1 and queue 2.
6:9
QS
Queue status. This 4-bit read-only field indicates the current condition of queue 1 and queue 2.
QS[0:1] are associated with queue 1, and QS[2:3] are associated with queue 2. Since the queue
priority scheme interlinks the operation of queue 1 and queue 2, the status bits should be con-
sidered as one 4-bit field.
shows the bit encodings of the QS field.
10:15
CWP
Command word pointer. CWP indicates which CCW is executing at present, or was last complet-
ed. The CWP is a read-only field; writes to it have no effect.
Table 13-17 Queue Status
QS
Description
0b0000
Queue 1 idle, queue 2 idle
0b0001
Queue 1 idle, queue 2 paused
0b0010
Queue 1 idle, queue 2 active
0b0011
Queue 1 idle, queue 2 trigger pending
0b0100
Queue 1 paused, queue 2 idle
0b0101
Queue 1 paused, queue 2 paused
0b0110
Queue 1 paused, queue 2 active
0b0111
Queue 1 paused, queue 2 trigger pending
0b1000
Queue 1 active, queue 2 idle
0b1001
Queue 1 active, queue 2 paused
0b1010
Queue 1 active, queue 2 suspended
0b1011
Queue 1 active, queue 2 trigger pending
0b1100
Reserved
0b1101
Reserved
0b1110
Reserved
0b1111
Reserved
QASR1 —
Status Register1
0x30 4812
0x30 4C12
MSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
LSB
15
RESERVED
CWPQ1
RESERVED
CWPQ2
RESET:
0
0
1
1
1
1
1
1
0
0
1
1
1
1
1
1
Table 13-16 QASR0 Bit Descriptions (Continued)
Bit(s)
Name
Description
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..