MPC555 / MPC556
MPC555 / MPC556 INTERNAL MEMORY MAP
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
A-6
0x2F C11C
U
OR3
Option Register 3.
See
for bit descriptions.
32
H
0x2F C120 –
0x2F C13C
—
—
Reserved
—
—
0x2F C140
U
DMBR
Dual-Mapping Base Register.
See
for bit descriptions.
32
H
0x2F C144
U
DMOR
Dual-Mapping Option Register.
See
for bit descriptions.
32
H
0x2F C148 –
0x2F C174
—
—
Reserved
—
—
0x2F C178
U
MSTAT
Memory Status.
See
for bit descriptions.
16
H
System Integration Timers
0x2F C200
U
3
TBSCR
Time Base Status and Control.
See
for bit descriptions.
16
H
0x2F C204
U
3
TBREF0
Time Base Reference 0.
See
6.13.4.3 Time Base Reference Regis-
for bit descriptions.
32
U
0x2F C208
U
3
TBREF1
Time Base Reference 1.
See
6.13.4.3 Time Base Reference Regis-
for bit descriptions.
32
U
0x2F C20C –
0x2F C21C
—
—
Reserved
—
—
0x2F C220
U
4
RTCSC
Real Time Clock Status and Control.
See
for bit descriptions.
16
H
0x2F C224
U
4
RTC
Real Time Clock.
See
6.13.4.6 Real-Time Clock Register
32
U
0x2F C228
T
4
RTSEC
Real Time Alarm Seconds, reserved.
32
—
0x2F C22C
U
4
RTCAL
Real Time Alarm.
See
6.13.4.7 Real-Time Clock Alarm Regis-
for bit descriptions.
32
U
0x2F C230 –
0x2F C23C
—
—
Reserved
—
—
0x2F C240
U
3
PISCR
PIT Status and Control.
See
for bit descriptions.
16
H
0x2F C244
U
3
PITC
PIT Count.
See
for bit descriptions.
32
(half re-
served)
U
0x2F C248
U,
read only
PITR
PIT Register.
See
for bit descriptions.
32
(half re-
served)
U
0x2F C24C –
0x2F C27C
—
Reserved
—
—
Clocks and Reset
0x2F C280
U
2
SCCR
System Clock Control Register.
See
32
H
Table A-3 USIU (Unified System Interface Unit) (Continued)
Address
Access
Symbol
Register
Size
Reset
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..