![NXP Semiconductors MPC555 User Manual Download Page 570](http://html.mh-extra.com/html/nxp-semiconductors/mpc555/mpc555_user-manual_1722082570.webp)
MPC555
/
MPC556
MODULAR INPUT/OUTPUT SUBSYSTEM (MIOS1)
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
15-34
15.14.2.1 MIRSM0 Interrupt Status Register (MIOS1SR0)
This register contains flag bits that are set when the associated submodule generates
an interrupt. Each bit corresponds to a submodule.
When an event occurs in a submodule that activates a flag line, the corresponding flag
bit in the status register is set. The status register is read/write, but a flag bit can be
reset only if it has previously been read as a one. Writing a one to a flag bit has no
effect. When the software intends to clear only one flag bit within a status register, the
software must write an 16-bit value of all ones except for a zero in the bit position to
be cleared.
Table 15-28 MIRSM0 Address Map
Address
Register
0x30 6C00
MIRSM0 Interrupt Status Register (MIOS1SR0)
See
0x30 6C02
Reserved
0x30 6C04
MIRSM0 Interrupt Enable Register (MIOS1ER0)
See
0x30 6C06
MIRSM0 Request Pending Register (MIOS1RPR0)
See
MIOS1SR0
— RQSM0 Interrupt Status Register
0x30 6C00
MSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
LSB
15
FLG15 FLG14 FLG13 FLG12 FLG11
RESERVED
FLG6
RESERVED
FLG3
FLG2
FLG1
FLG0
RESET:
U
U
U
U
U
0
0
0
0
U
U
U
U
U
U
U
Table 15-29 MIOS1SR0 Bit Descriptions
Bit(s)
Name
Description
0
FLG15
MDASM15 flag bit
1
FLG14
MDASM14 flag bit
2
FLG13
MDASM13 flag bit
3
FLG12
MDASM12 flag bit
4
FLG11
MDASM11 flag bit
5:8
—
Reserved
9
FLG6
MMCSM6 flag bit
10:11
—
Reserved
12
FLG3
MPWMSM3 flag bit
13
FLG2
MPWMSM2 flag bit
14
FLG1
MPWMSM1 flag bit
15
FLG0
MPWMSM0 flag bit
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..