MPC555
/
MPC556
QUEUED SERIAL MULTI-CHANNEL MODULE
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
14-7
Figure 14-3 QSPI Interrupt Generation
14.5.5 QSMCM Configuration Register (QSMCMMCR)
The QSMCMMCR contains parameters for interfacing to the CPU and the intermodule
bus. This register can be modified only when the CPU is in supervisor mode.
QSMCMMCR
— QSMCM Configuration Register
0x30 5000
MSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
LSB
15
STOP
FRZ1
RESERVED
SUPV
RESERVED
IARB
RESET:
0
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
IRQ[7:0]
Interrupt
Level
Encoder
ILBS[1:0]
SCI1 and 2 Int
QSPI[4:0] Int
Lev Reg. [4:0]
2
Lev Reg. [4:0]
5
5
SCI_1 Interrupt
SCI_2 Interrupt
QSPI Interrupt
8
Interrupt
Level
Decoder
8
8
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..