MPC555
/
MPC556
QUEUED SERIAL MULTI-CHANNEL MODULE
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
14-20
14.7.1.5 QSPI Status Register
The SPSR contains information concerning the current serial transmission. Only the
QSPI can set bits in this register. To clear status flags, the CPU reads SPSR with the
flags set and then writes the SPSR with zeros in the appropriate bits. Writes to CPTQP
have no effect.
*See bit descriptions in
Table 14-17 SPCR3 Bit Descriptions
Bit(s)
Name
Description
0:4
—
Reserved
5
LOOPQ
QSPI loop mode. LOOPQ controls feedback on the data serializer for testing.
0 = Feedback path disabled.
1 = Feedback path enabled.
6
HMIE
HALTA and MODF interrupt enable. HMIE enables interrupt requests generated by the HALTA
status flag or the MODF status flag in SPSR.
0 = HALTA and MODF interrupts disabled.
1 = HALTA and MODF interrupts enabled.
7
HALT
Halt QSPI. When HALT is set, the QSPI stops on a queue boundary. It remains in a defined state
from which it can later be restarted. Refer to
14.7.4.1 Enabling, Disabling, and Halting the SPI
.
0 = QSPI operates normally.
1 = QSPI is halted for subsequent restart.
8:15
—
for bit descriptions.
SPSR —
QSPI Status Register
0x30 501E
MSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
LSB
15
SPCR3*
SPIF
MODF
HAL-
TA
CPTQP
0
0
0
0
0
0
0
0
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..