
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
779 of 808
continued >>
NXP Semiconductors
UM10360
Chapter 35: LPC17xx Supplementary information
Table 254:UARTn Interrupt Identification Register (U0IIR -
address 0x4000 C008, U2IIR - 0x4009 8008,
U3IIR - 0x4009 C008, Read Only) bit description.
275
Table 255:UARTn Interrupt Handling . . . . . . . . . . . . . . .276
Table 256:UARTn FIFO Control Register (U0FCR - address
0x4000 C008, U2FCR - 0x4009 8008, U3FCR -
0x4007 C008, Write Only) bit description . . . .277
Table 257:UARTn Line Control Register (U0LCR - address
0x4000 C00C, U2LCR - 0x4009 800C, U3LCR -
0x4009 C00C) bit description . . . . . . . . . . . . .278
Table 258:UARTn Line Status Register (U0LSR - address
0x4000 C014, U2LSR - 0x4009 8014, U3LSR -
0x4009 C014, Read Only) bit description . . . .279
Table 259:UARTn Scratch Pad Register (U0SCR - address
0x4000 C01C, U2SCR - 0x4009 801C, U3SCR -
0x4009 C01C) bit description . . . . . . . . . . . . .280
Table 260:UARTn Auto-baud Control Register (U0ACR -
address 0x4000 C020, U2ACR - 0x4009 8020,
U3ACR - 0x4009 C020) bit description. . . . . .280
Table 261:UARTn IrDA Control Register (U0ICR - 0x4000
Table 262:IrDA Pulse Width . . . . . . . . . . . . . . . . . . . . . .284
Table 263:UARTn Fractional Divider Register (U0FDR -
address 0x4000 C028, U2FDR - 0x4009 8028,
U3FDR - 0x4009 C028) bit description. . . . . .285
Table 264.Fractional Divider setting look-up table. . . . . .287
Table 265:UARTn Transmit Enable Register (U0TER -
address 0x4000 C030, U2TER - 0x4009 8030,
U3TER - 0x4009 C030) bit description . . . . . .288
Table 266.UARTn FIFO Level register (UnFIFOLVL -
Table 267:UART1 Pin Description. . . . . . . . . . . . . . . . . .292
Table 268:UART1 register map . . . . . . . . . . . . . . . . . . .293
Table 269:UART1 Receiver Buffer Register (U1RBR -
Table 270:UART1 Transmitter Holding Register (U1THR -
Table 271:UART1 Divisor Latch LSB Register (U1DLL -
Table 272:UART1 Divisor Latch MSB Register (U1DLM -
Table 273:UART1 Interrupt Enable Register (U1IER -
Table 274:UART1 Interrupt Identification Register (U1IIR -
address 0x4001 0008, Read Only) bit description
296
Table 275:UART1 Interrupt Handling . . . . . . . . . . . . . . . 298
Table 276:UART1 FIFO Control Register (U1FCR - address
0x4001 0008, Write Only) bit description . . . . 299
Table 277:UART1 Line Control Register (U1LCR - address
0x4001 000C) bit description . . . . . . . . . . . . . 300
Table 278:UART1 Modem Control Register (U1MCR -
address 0x4001 0010) bit description . . . . . . 300
Table 279:Modem status interrupt generation . . . . . . . . 302
Table 280:UART1 Line Status Register (U1LSR - address
0x4001 0014, Read Only) bit description. . . . 303
Table 281:UART1 Modem Status Register (U1MSR -
address 0x4001 0018, Read Only) bit description
305
Table 282:UART1 Scratch Pad Register (U1SCR - address
0x4001 0014) bit description . . . . . . . . . . . . . 305
Table 283:Auto-baud Control Register (U1ACR - address
0x4001 0020) bit description . . . . . . . . . . . . . 306
Table 284:UART1 Fractional Divider Register (U1FDR -
address 0x4001 0028) bit description . . . . . . 309
Table 285.Fractional Divider setting look-up table . . . . . 311
Table 286:UART1 Transmit Enable Register (U1TER -
address 0x4001 0030) bit description . . . . . . 312
Table 287:UART1 RS485 Control register (U1RS485CTRL -
address 0x4001 004C) bit description . . . . . . 312
Table 288.UART1 RS-485 Address Match register
Table 289.UART1 RS-485 Delay value register
Table 290.UART1 FIFO Level register (U1FIFOLVL -
address 0x4001 00458, Read Only) bit description
315
Table 291.CAN Pin descriptions . . . . . . . . . . . . . . . . . . . 318
Table 292.Memory map of the CAN block . . . . . . . . . . . 323
Table 293.CAN acceptance filter and central CAN registers
Table 294.CAN1 and CAN2 controller register map . . . . 323
Table 295.CAN1 and CAN2 controller register summary 324
Table 296.CAN Wake and Sleep registers . . . . . . . . . . . 325
Table 297.CAN Mode register (CAN1MOD - address
0x4004 4000, CAN2MOD - address
0x4004 8000) bit description . . . . . . . . . . . . . 325