
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
776 of 808
continued >>
NXP Semiconductors
UM10360
Chapter 35: LPC17xx Supplementary information
0x5000 0000) bit description . . . . . . . . . . . . .120
Table 108.MAC Configuration register 2 (MAC2 - address
0x5000 0004) bit description . . . . . . . . . . . . .121
address 0x5000 0008) bit description. . . . . . .122
Table 111. Non Back-to-back Inter-packet-gap register
(IPGR - address 0x5000 000C) bit description . . .
123
Table 112. Collision Window / Retry register (CLRT - address
0x5000 0010) bit description . . . . . . . . . . . . .123
Table 113. Maximum Frame register (MAXF - address
0x5000 0014) bit description . . . . . . . . . . . . .123
Table 114. PHY Support register (SUPP - address
0x5000 0018) bit description . . . . . . . . . . . . .124
Table 115. Test register (TEST - address 0x5000 ) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . .124
Table 116. MII Mgmt Configuration register (MCFG - address
0x5000 0020) bit description . . . . . . . . . . . . .124
0x5000 0024) bit description . . . . . . . . . . . . .125
Table 119. MII Mgmt Address register (MADR - address
0x5000 0028) bit description . . . . . . . . . . . . .126
Table 120.MII Mgmt Write Data register (MWTD - address
0x5000 002C) bit description . . . . . . . . . . . . .126
Table 121.MII Mgmt Read Data register (MRDD - address
0x5000 0030) bit description . . . . . . . . . . . . .126
Table 122.MII Mgmt Indicators register (MIND - address
0x5000 0034) bit description . . . . . . . . . . . . .126
Table 123.Station Address register (SA0 - address
0x5000 0040) bit description . . . . . . . . . . . . .127
Table 124.Station Address register (SA1 - address
0x5000 0044) bit description . . . . . . . . . . . . .128
Table 125.Station Address register (SA2 - address
0x5000 0048) bit description . . . . . . . . . . . . .128
Table 126.Command register (Command - address
0x5000 0100) bit description . . . . . . . . . . . . .128
Table 127.Status register (Status - address 0x5000 0104) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . .129
Table 128.Receive Descriptor Base Address register
Table 129.receive Status Base Address register (RxStatus -
address 0x5000 010C) bit description . . . . . .130
Table 130.Receive Number of Descriptors register
Table 131.Receive Produce Index register (RxProduceIndex
- address 0x5000 0114) bit description. . . . . .131
Table 132.Receive Consume Index register
Table 133.Transmit Descriptor Base Address register
Table 134.Transmit Status Base Address register (TxStatus -
address 0x5000 0120) bit description . . . . . . 132
Table 135.Transmit Number of Descriptors register
Table 136.Transmit Produce Index register (TxProduceIndex
- address 0x5000 0128) bit description . . . . . 132
Table 137.Transmit Consume Index register
Table 138. Transmit Status Vector 0 register (TSV0 - address
0x5000 0158) bit description . . . . . . . . . . . . . 133
Table 139.Transmit Status Vector 1 register (TSV1 - address
0x5000 015C) bit description . . . . . . . . . . . . . 134
Table 140.Receive Status Vector register (RSV - address
0x5000 0160) bit description . . . . . . . . . . . . . 135
Table 141.Flow Control Counter register
Table 142.Flow Control Status register (FlowControlStatus -
address 0x5000 8174) bit description . . . . . . 136
Table 143.Receive Filter Control register (RxFilterCtrl -
address 0x5000 0200) bit description . . . . . . 136
Table 144.Receive Filter WoL Status register
Table 145.Receive Filter WoL Clear register
Table 146.Hash Filter Table LSBs register (HashFilterL -
address 0x5000 0210) bit description . . . . . . 138
Table 147.Hash Filter MSBs register (HashFilterH - address
0x5000 0214) bit description . . . . . . . . . . . . . 138
Table 148.Interrupt Status register (IntStatus - address
0x5000 0FE0) bit description . . . . . . . . . . . . . 139
Table 149.Interrupt Enable register (intEnable - address
0x5000 0FE4) bit description . . . . . . . . . . . . . 140
Table 150.Interrupt Clear register (IntClear - address
0x5000 0FE8) bit description . . . . . . . . . . . . . 140
Table 151.Interrupt Set register (IntSet - address
0x5000 0FEC) bit description. . . . . . . . . . . . . 141
Table 152.Power-Down register (PowerDown - address